Patents by Inventor Richard C. Witinski

Richard C. Witinski has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6839392
    Abstract: Methods and apparatus for use in aligning frames in a receiver of a data transmission system include checking one or more bit positions associated with a received data stream to determine a number of bits in the bit positions, respectively, that match a predetermined bit pattern. The number for a bit position is compared to a first threshold value and a second threshold value. A bit position is identified as being associated with a false framing pattern or mimic when the number is not less than the first threshold value. A bit position is identified as a potential framing bit position or possible framing bit position when the number is not less than the second threshold value. The first threshold value is changed when a bit position is identified as a potential framing bit position and another bit position is identified as being associated with a false framing pattern.
    Type: Grant
    Filed: September 27, 1999
    Date of Patent: January 4, 2005
    Assignee: Agere Systems Inc.
    Inventors: Mehran Bagheri, Jaime Tadeo Mitchell, Richard C. Witinski
  • Patent number: 5835543
    Abstract: A digital desynchronizer device (10) includes an elastic store unit (12) that receives data in an asynchronous manner and synchronously transmits the data in response to a synchronization clock generated by a clock generator (14). The clock generator (14) operates off of a reference oscillator unit (16). The clock generator (14) generates the synchronization clock signal in response to pointer adjustments identified by a pointer movement unit (18). The clock generator (14) also generates the synchronization clock signal in response to mapping jitter identified by a mapping unit (20). The pointer movement unit (18) and the mapping unit (20) identify pointer adjustments and mapping jitter, respectively, independent of each other. The clock generator (14) adjusts a width of a specific pulse bit in response to pointer adjustments identified by the pointer movement unit (18).
    Type: Grant
    Filed: July 16, 1997
    Date of Patent: November 10, 1998
    Assignee: DSC Communications Corporation
    Inventors: Anthony Mazzurco, Ioan V. Teodorescu, Stewart W. Shankel, III, Richard C. Witinski, Pavlina Ennghillis, Harry W. Hartjes
  • Patent number: 5699391
    Abstract: A digital desynchronizer device (10) includes an elastic store unit (12) that receives data in an asynchronous manner and synchronously transmits the data in response to a synchronization clock generated by a clock generator (14). The clock generator (14) operates off of a reference oscillator unit (16). The clock generator (14) generates the synchronization clock signal in response to pointer adjustments identified by a pointer movement unit (18). The clock generator (14) also generates the synchronization clock signal in response to mapping jitter identified by a mapping unit (20). The pointer movement unit (18) and the mapping unit (20) identify pointer adjustments and mapping jitter, respectively, independent of each other. The clock generator (14) adjusts a width of a specific pulse bit in response to pointer adjustments identified by the pointer movement unit (18).
    Type: Grant
    Filed: May 31, 1995
    Date of Patent: December 16, 1997
    Assignee: DSC Communications Corporation
    Inventors: Anthony Mazzurco, Ioan V. Teodorescu, Stewart W. Shankel, III, Richard C. Witinski, Pavlina Ennghillis, Harry W. Hartjes