Patents by Inventor Richard Edwin Hubbard
Richard Edwin Hubbard has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20250023558Abstract: An example apparatus includes: a capacitor having a terminal; comparator circuitry having an input terminal and an output terminal, the input terminal of the comparator circuitry coupled to the terminal of the capacitor; timer circuitry having an input terminal and an output terminal, the input terminal of the timer circuitry coupled to the output terminal of the comparator circuitry; and configuration determination circuitry having an input and an output, the input of the configuration determination circuitry coupled to the output of the timer circuitry; and a configuration register having an input coupled to the output of the configuration determination circuitry.Type: ApplicationFiled: January 31, 2024Publication date: January 16, 2025Inventors: Win N Maung, Richard Edwin Hubbard, Jonathan Lee Valdez, Mark Edward Wentroble, Justin Silver, Anirudh Rustagi, Ashwin Ramachandran
-
Patent number: 11677370Abstract: A circuit (e.g., implemented as part of a controller area network (CAN) bus receiver includes a pre-amplifier stage having first and second outputs. The circuit also includes a comparator having first and second inputs. The first input is coupled to the first output of the pre-amplifier stage, and the second input is coupled to the second output of the pre-amplifier stage. The comparator includes an input differential transistor pair, a second pair of transistors coupled to the input differential transistor pair in a cascode configuration, and a push-pull output stage coupled to the second pair of transistors.Type: GrantFiled: September 28, 2021Date of Patent: June 13, 2023Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Richard Sterling Broughton, Vijayalakshmi Devarajan, Richard Edwin Hubbard
-
Publication number: 20220014160Abstract: A circuit (e.g., implemented as part of a controller area network (CAN) bus receiver includes a pre-amplifier stage having first and second outputs. The circuit also includes a comparator having first and second inputs. The first input is coupled to the first output of the pre-amplifier stage, and the second input is coupled to the second output of the pre-amplifier stage. The comparator includes an input differential transistor pair, a second pair of transistors coupled to the input differential transistor pair in a cascode configuration, and a push-pull output stage coupled to the second pair of transistors.Type: ApplicationFiled: September 28, 2021Publication date: January 13, 2022Inventors: Richard Sterling BROUGHTON, Vijayalakshmi DEVARAJAN, Richard Edwin HUBBARD
-
Patent number: 11176067Abstract: An integrated circuit includes a combined serial data output and interrupt output terminal, a serial communication control circuit; an interrupt generation circuit, and an output circuit. The output circuit includes a serial data input, an interrupt input, and a combined serial data and interrupt output. The serial data input is coupled to a serial data output of the serial communication circuit. The interrupt input is coupled to an interrupt output of the interrupt generation circuit. The combined serial data and interrupt output is coupled to the combined serial data output and interrupt output terminal.Type: GrantFiled: June 23, 2020Date of Patent: November 16, 2021Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Richard Edwin Hubbard, Richard Sterling Broughton, Vijayalakshmi Devarajan, Mark Edward Wentroble
-
Patent number: 11175685Abstract: An integrated circuit includes an input terminal, an input buffer circuit, an interface voltage control circuit, an output voltage selection circuit, an output driver circuit, and an output terminal. The input buffer circuit is coupled to the input terminal. The interface voltage control circuit is coupled to the input terminal. The output voltage selection circuit is coupled to the interface voltage control circuit. The output driver circuit is coupled to the output voltage selection circuit. The output terminal is coupled to the output driver circuit.Type: GrantFiled: June 29, 2020Date of Patent: November 16, 2021Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Richard Edwin Hubbard, Richard Sterling Broughton, Vijayalakshmi Devarajan
-
Patent number: 11159135Abstract: A circuit (e.g., implemented as part of a controller area network (CAN) bus receiver includes a pre-amplifier stage having first and second outputs. The circuit also includes a comparator having first and second inputs. The first input is coupled to the first output of the pre-amplifier stage, and the second input is coupled to the second output of the pre-amplifier stage. The comparator includes an input differential transistor pair, a second pair of transistors coupled to the input differential transistor pair in a cascode configuration, and a push-pull output stage coupled to the second pair of transistors.Type: GrantFiled: April 29, 2020Date of Patent: October 26, 2021Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Richard Sterling Broughton, Vijayalakshmi Devarajan, Richard Edwin Hubbard
-
Publication number: 20210325951Abstract: A system basis chip (SBC) includes a serial peripheral interface for communication with a processor, a set of registers for storing information operable to control an external communication interface device, and a control signal output adapted to be coupled to the external communication interface device. In some implementations, the set of registers includes a first register for information indicative of a function of the control signal, and a second register for information indicative of a value of the control signal. The function of the control signal for the external communication interface device can be a supply voltage interrupt, a watchdog interrupt event, a counter-based watchdog interrupt event, a local wakeup request, a bus wakeup request, an entrance into a fail-safe mode of operation, or a general purpose output signal. In some implementations, the SBC also includes a supply voltage output adapted to be coupled to the external communication interface device.Type: ApplicationFiled: February 18, 2021Publication date: October 21, 2021Inventors: Vijayalakshmi DEVARAJAN, Wesley Ryan RAY, Richard Edwin Hubbard
-
Patent number: 10884069Abstract: A CAN bus transceiver includes CAN bus fault detection circuitry that can provide detailed information to simplify the task of the service technician when there is a CAN bus fault. Voltage and current measurements of the CAN bus are made and from them a fault type is determined. A time-domain reflectometer monitors the CAN bus signals for transmitted and reflected signals and from them a distance to the fault is determined. Either or both values are provided to a service technician to allow error determination and correction.Type: GrantFiled: August 10, 2018Date of Patent: January 5, 2021Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Richard Edwin Hubbard, Abhijeeth Aarey Premanath, Terry Mayhugh, Mark Edward Wentroble, Wesley Ryan Ray
-
Patent number: 10880117Abstract: Two CAN bus transceivers utilized in a single integrated circuit package with the CAN bus connections between the two transceivers being inverted. Thus, one transceiver is connected to the CAN bus high and low lines while the other transceiver is connected to the CAN bus low and high lines. Both transceivers power up in a standby condition and each transceiver is monitoring for wake up signals on the CAN bus. The transceiver that is correctly connected to the CAN bus detects wake up signals. When the wake up signals are detected at that transceiver, that transceiver is brought to full operating state and the other transceiver is placed in a full standby condition. Additional input resistance is provided with each transceiver to maintain the proper input resistance for the integrated circuit.Type: GrantFiled: December 10, 2019Date of Patent: December 29, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Abhijeeth Aarey Premanath, Richard Edwin Hubbard, Maxwell Guy Robertson, Lokesh Kumar Gupta, Mark Edward Wentroble, Roland Sperlich, Dejan Radic
-
Publication number: 20200350879Abstract: A circuit (e.g., implemented as part of a controller area network (CAN) bus receiver includes a pre-amplifier stage having first and second outputs. The circuit also includes a comparator having first and second inputs. The first input is coupled to the first output of the pre-amplifier stage, and the second input is coupled to the second output of the pre-amplifier stage. The comparator includes an input differential transistor pair, a second pair of transistors coupled to the input differential transistor pair in a cascode configuration, and a push-pull output stage coupled to the second pair of transistors.Type: ApplicationFiled: April 29, 2020Publication date: November 5, 2020Inventors: Richard Sterling BROUGHTON, Vijayalakshmi DEVARAJAN, Richard Edwin HUBBARD
-
Publication number: 20200326738Abstract: An integrated circuit includes an input terminal, an input buffer circuit, an interface voltage control circuit, an output voltage selection circuit, an output driver circuit, and an output terminal. The input buffer circuit is coupled to the input terminal. The interface voltage control circuit is coupled to the input terminal. The output voltage selection circuit is coupled to the interface voltage control circuit. The output driver circuit is coupled to the output voltage selection circuit. The output terminal is coupled to the output driver circuit.Type: ApplicationFiled: June 29, 2020Publication date: October 15, 2020Inventors: Richard Edwin HUBBARD, Richard Sterling BROUGHTON, Vijayalakshmi DEVARAJAN
-
Publication number: 20200320028Abstract: An integrated circuit includes a combined serial data output and interrupt output terminal, a serial communication control circuit; an interrupt generation circuit, and an output circuit. The output circuit includes a serial data input, an interrupt input, and a combined serial data and interrupt output. The serial data input is coupled to a serial data output of the serial communication circuit. The interrupt input is coupled to an interrupt output of the interrupt generation circuit. The combined serial data and interrupt output is coupled to the combined serial data output and interrupt output terminal.Type: ApplicationFiled: June 23, 2020Publication date: October 8, 2020Inventors: Richard Edwin HUBBARD, Richard Sterling BROUGHTON, Vijayalakshmi DEVARAJAN, Mark Edward WENTROBLE
-
Patent number: 10732654Abstract: An integrated circuit includes an input terminal, an input buffer circuit, an interface voltage control circuit, an output voltage selection circuit, an output driver circuit, and an output terminal. The input buffer circuit is coupled to the input terminal. The interface voltage control circuit is coupled to the input terminal. The output voltage selection circuit is coupled to the interface voltage control circuit. The output driver circuit is coupled to the output voltage selection circuit. The output terminal is coupled to the output driver circuit.Type: GrantFiled: December 28, 2018Date of Patent: August 4, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Richard Edwin Hubbard, Richard Sterling Broughton, Vijayalakshmi Devarajan
-
Patent number: 10725945Abstract: An integrated circuit includes a combined serial data output and interrupt output terminal, a serial communication control circuit; an interrupt generation circuit, and an output circuit. The output circuit includes a serial data input, an interrupt input, and a combined serial data and interrupt output. The serial data input is coupled to a serial data output of the serial communication circuit. The interrupt input is coupled to an interrupt output of the interrupt generation circuit. The combined serial data and interrupt output is coupled to the combined serial data output and interrupt output terminal.Type: GrantFiled: March 1, 2019Date of Patent: July 28, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Richard Edwin Hubbard, Richard Sterling Broughton, Vijayalakshmi Devarajan, Mark Edward Wentroble
-
Publication number: 20200136860Abstract: Two CAN bus transceivers utilized in a single integrated circuit package with the CAN bus connections between the two transceivers being inverted. Thus, one transceiver is connected to the CAN bus high and low lines while the other transceiver is connected to the CAN bus low and high lines. Both transceivers power up in a standby condition and each transceiver is monitoring for wake up signals on the CAN bus. The transceiver that is correctly connected to the CAN bus detects wake up signals. When the wake up signals are detected at that transceiver, that transceiver is brought to full operating state and the other transceiver is placed in a full standby condition. Additional input resistance is provided with each transceiver to maintain the proper input resistance for the integrated circuit.Type: ApplicationFiled: December 10, 2019Publication date: April 30, 2020Inventors: Abhijeeth AAREY PREMANATH, Richard Edwin HUBBARD, Maxwell Guy ROBERTSON, Lokesh Kumar GUPTA, Mark Edward WENTROBLE, Roland SPERLICH, Dejan RADIC
-
Publication number: 20200049754Abstract: A CAN bus transceiver includes CAN bus fault detection circuitry that can provide detailed information to simplify the task of the service technician when there is a CAN bus fault. Voltage and current measurements of the CAN bus are made and from them a fault type is determined. A time-domain reflectometer monitors the CAN bus signals for transmitted and reflected signals and from them a distance to the fault is determined. Either or both values are provided to a service technician to allow error determination and correction.Type: ApplicationFiled: August 10, 2018Publication date: February 13, 2020Inventors: Richard Edwin HUBBARD, Abhijeeth AAREY PREMANATH, Terry MAYHUGH, Mark Edward WENTROBLE, Wesley Ryan RAY
-
Patent number: 10560282Abstract: Two CAN bus transceivers utilized in a single integrated circuit package with the CAN bus connections between the two transceivers being inverted. Thus, one transceiver is connected to the CAN bus high and low lines while the other transceiver is connected to the CAN bus low and high lines. Both transceivers power up in a standby condition and each transceiver is monitoring for wake up signals on the CAN bus. The transceiver that is correctly connected to the CAN bus detects wake up signals. When the wake up signals are detected at that transceiver, that transceiver is brought to full operating state and the other transceiver is placed in a full standby condition. Additional input resistance is provided with each transceiver to maintain the proper input resistance for the integrated circuit.Type: GrantFiled: December 26, 2017Date of Patent: February 11, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Abhijeeth Aarey Premanath, Richard Edwin Hubbard, Maxwell Guy Robertson, Lokesh Kumar Gupta, Mark Edward Wentroble, Roland Sperlich, Dejan Radic
-
Publication number: 20190354125Abstract: An integrated circuit includes an input terminal, an input buffer circuit, an interface voltage control circuit, an output voltage selection circuit, an output driver circuit, and an output terminal. The input buffer circuit is coupled to the input terminal. The interface voltage control circuit is coupled to the input terminal. The output voltage selection circuit is coupled to the interface voltage control circuit. The output driver circuit is coupled to the output voltage selection circuit. The output terminal is coupled to the output driver circuit.Type: ApplicationFiled: December 28, 2018Publication date: November 21, 2019Inventors: Richard Edwin HUBBARD, Richard Sterling BROUGHTON, Vijayalakshmi DEVARAJAN
-
Publication number: 20180351765Abstract: Two CAN bus transceivers utilized in a single integrated circuit package with the CAN bus connections between the two transceivers being inverted. Thus, one transceiver is connected to the CAN bus high and low lines while the other transceiver is connected to the CAN bus low and high lines. Both transceivers power up in a standby condition and each transceiver is monitoring for wake up signals on the CAN bus. The transceiver that is correctly connected to the CAN bus detects wake up signals. When the wake up signals are detected at that transceiver, that transceiver is brought to full operating state and the other transceiver is placed in a full standby condition. Additional input resistance is provided with each transceiver to maintain the proper input resistance for the integrated circuit.Type: ApplicationFiled: December 26, 2017Publication date: December 6, 2018Inventors: Abhijeeth Aarey Premanath, Richard Edwin Hubbard, Maxwell Guy Robertson, Lokesh Kumar Gupta, Mark Edward Wentroble, Roland Sperlich, Dejan Radic
-
Patent number: 9940298Abstract: In a segmented data path, a source is able to “discover” whether any tunable repeater nodes are present. When one or more tunable repeaters are discovered, the source may adjust its link initialization sequence accordingly to train each “hop” individually and thereafter individually configure each intermediary repeater.Type: GrantFiled: March 16, 2015Date of Patent: April 10, 2018Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Charles Michael Campbell, Richard Edwin Hubbard, Sreeraman Anantharaman