Patents by Inventor Richard Gaisberger

Richard Gaisberger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11842938
    Abstract: A semiconductor device includes a contact metallization layer that includes aluminum and is arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, an organic passivation layer comprising a first part that is arranged on the contact metallization layer, and a second part that is arranged on the inorganic passivation structure, a first layer structure including a first part that is in contact with the contact metallization layer, a second part that is contact with the inorganic passivation structure, and a third part that is disposed on the semiconductor substrate laterally between the inorganic passivation structure and the organic passivation layer.
    Type: Grant
    Filed: November 30, 2021
    Date of Patent: December 12, 2023
    Assignee: Infineon Technologies AG
    Inventors: Jens Peter Konrath, Wolfgang Bergner, Romain Esteve, Richard Gaisberger, Florian Grasse, Jochen Hilsenbeck, Ravi Keshav Joshi, Stefan Kramp, Stefan Krivec, Grzegorz Lupina, Hiroshi Narahashi, Andreas Voerckel, Stefan Woehlert
  • Publication number: 20230317542
    Abstract: A semiconductor device is proposed. The semiconductor device includes a contact pad structure over a first surface of a semiconductor body. The semiconductor device further includes a dielectric structure lining a sidewall and a boundary area on a top surface of the contact pad structure, wherein the dielectric structure includes a dielectric spacer at the sidewall of the contact pad structure.
    Type: Application
    Filed: March 30, 2023
    Publication date: October 5, 2023
    Inventors: Jochen HILSENBECK, Thomas SÖLLRADL, Roman ROTH, Richard GAISBERGER, Sophia OLES, Helmut Heinrich SCHOENHERR, Juergen STEINBRENNER
  • Publication number: 20220285149
    Abstract: Described herein are a method and a power semiconductor device produced by the method. The power semiconductor device includes: transistor device structures formed in a semiconductor substrate; a structured metallization layer above the semiconductor substrate; a first passivation over the structured metallization layer; a second passivation on the first passivation; an opening in the first passivation and the second passivation such that a first part of the structured metallization layer has a contact region uncovered by the first passivation and the second passivation and a peripheral region laterally surrounding the contact region and covered by the first passivation and the second passivation; a plating that covers the contact region but not the peripheral region of the first part of the structured metallization layer; and a protective layer separating the peripheral region of the first part of the structured metallization layer from the first passivation.
    Type: Application
    Filed: May 26, 2022
    Publication date: September 8, 2022
    Inventors: Ravi Keshav Joshi, Andreas Behrendt, Richard Gaisberger, Anita Satz, Johanna Schlaminger, Johann Schmid, Mario Stanovnik, Juergen Steinbrenner
  • Patent number: 11387095
    Abstract: Described herein is a method and a power semiconductor device produced by the method. The method includes: forming a structured metallization layer above a semiconductor substrate; forming a protective layer on the structured metallization layer; forming a first passivation over the structured metallization layer with the protective layer interposed between the first passivation and the structured metallization layer; structuring the first passivation to expose one or more regions of the protective layer; removing the one or more exposed regions of the protective layer to expose one or more parts of the structured metallization layer; and after structuring the first passivation and removing the one or more exposed regions of the protective layer, forming a second passivation on the first passivation and electroless plating the one or more exposed parts of the structured metallization layer.
    Type: Grant
    Filed: August 21, 2020
    Date of Patent: July 12, 2022
    Assignee: Infineon Technologies Austria AG
    Inventors: Ravi Keshav Joshi, Andreas Behrendt, Richard Gaisberger, Anita Satz, Johanna Schlaminger, Johann Schmid, Mario Stanovnik, Juergen Steinbrenner
  • Publication number: 20220093483
    Abstract: A semiconductor device includes a contact metallization layer that includes aluminum and is arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, an organic passivation layer comprising a first part that is arranged on the contact metallization layer, and a second part that is arranged on the inorganic passivation structure, a first layer structure including a first part that is in contact with the contact metallization layer, a second part that is contact with the inorganic passivation structure, and a third part that is disposed on the semiconductor substrate laterally between the inorganic passivation structure and the organic passivation layer.
    Type: Application
    Filed: November 30, 2021
    Publication date: March 24, 2022
    Inventors: Jens Peter Konrath, Wolfgang Bergner, Romain Esteve, Richard Gaisberger, Florian Grasse, Jochen Hilsenbeck, Ravi Keshav Joshi, Stefan Kramp, Stefan Krivec, Grzegorz Lupina, Hiroshi Narahashi, Andreas Voerckel, Stefan Woehlert
  • Publication number: 20220059347
    Abstract: Described herein is a method and a power semiconductor device produced by the method. The method includes: forming a structured metallization layer above a semiconductor substrate; forming a protective layer on the structured metallization layer; forming a first passivation over the structured metallization layer with the protective layer interposed between the first passivation and the structured metallization layer; structuring the first passivation to expose one or more regions of the protective layer; removing the one or more exposed regions of the protective layer to expose one or more parts of the structured metallization layer; and after structuring the first passivation and removing the one or more exposed regions of the protective layer, forming a second passivation on the first passivation and electroless plating the one or more exposed parts of the structured metallization layer.
    Type: Application
    Filed: August 21, 2020
    Publication date: February 24, 2022
    Inventors: Ravi Keshav Joshi, Andreas Behrendt, Richard Gaisberger, Anita Satz, Johanna Schlaminger, Johann Schmid, Mario Stanovnik, Juergen Steinbrenner
  • Patent number: 11217500
    Abstract: A semiconductor device includes a contact metallization layer arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, and an organic passivation layer. The organic passivation layer is located between the contact metallization layer and the inorganic passivation structure, and located vertically closer to the semiconductor substrate than a part of the organic passivation layer located on top of the inorganic passivation structure.
    Type: Grant
    Filed: April 9, 2019
    Date of Patent: January 4, 2022
    Assignee: Infineon Technologies AG
    Inventors: Jens Peter Konrath, Wolfgang Bergner, Romain Esteve, Richard Gaisberger, Florian Grasse, Jochen Hilsenbeck, Ravi Keshav Joshi, Stefan Kramp, Stefan Krivec, Grzegorz Lupina, Hiroshi Narahashi, Andreas Voerckel, Stefan Woehlert
  • Publication number: 20190311966
    Abstract: A semiconductor device includes a contact metallization layer arranged on a semiconductor substrate, an inorganic passivation structure arranged on the semiconductor substrate, and an organic passivation layer. The organic passivation layer is located between the contact metallization layer and the inorganic passivation structure, and located vertically closer to the semiconductor substrate than a part of the organic passivation layer located on top of the inorganic passivation structure.
    Type: Application
    Filed: April 9, 2019
    Publication date: October 10, 2019
    Inventors: Jens Peter Konrath, Wolfgang Bergner, Romain Esteve, Richard Gaisberger, Florian Grasse, Jochen Hilsenbeck, Ravi Keshav Joshi, Stefan Kramp, Stefan Krivec, Grzegorz Lupina, Hiroshi Narahashi, Andreas Voerckel, Stefan Woehlert
  • Publication number: 20170110331
    Abstract: A method for forming a semiconductor device includes etching, in a masked etching process, through a layer stack located on a surface of a semiconductor substrate to expose the semiconductor substrate at unmasked regions of the layer stack. The method further includes etching, in a selective etching process, at least a first layer of the layer stack located adjacently to the semiconductor substrate. A second layer of the layer stack is less etched or non-etched compared to the selective etching of the first layer of the layer stack, such that the first layer of the layer stack is laterally etched back between the semiconductor substrate and the second layer of the layer stack. The method further includes growing semiconductor material on regions of the surface of the semiconductor substrate exposed after the selective etching process.
    Type: Application
    Filed: October 14, 2016
    Publication date: April 20, 2017
    Inventors: Ravi Keshav Joshi, Johannes Baumgartl, Georg Ehrentraut, Petra Fischer, Richard Gaisberger, Christoph Gruber, Martin Poelzl, Juergen Steinbrenner
  • Patent number: 8846366
    Abstract: The invention relates to R-hydroxynitrile lyases with improved substrate acceptance, increased activity and increased selectivity, obtainable by introducing random mutations with the aid of random mutagenesis and/or saturation mutagenesis techniques, identifying by means of screening or selection and, where appropriate, subsequently combining advantageous mutations, and to the use thereof.
    Type: Grant
    Filed: December 11, 2007
    Date of Patent: September 30, 2014
    Assignee: DSM IP Assets BV
    Inventors: Richard Gaisberger, Anton Glieder, Zhibin Liu, Beate Pscheidt
  • Publication number: 20100143986
    Abstract: The invention relates to R-hydroxynitrile lyases with improved substrate acceptance, increased activity and increased selectivity, obtainable by introducing random mutations with the aid of random mutagenesis and/or saturation mutagenesis techniques, identifying by means of screening or selection and, where appropriate, subsequently combining advantageous mutations, and to the use thereof.
    Type: Application
    Filed: December 11, 2007
    Publication date: June 10, 2010
    Inventors: Richard Gaisberger, Anton Glieder, Zhibin Liu, Beate Pscheidt
  • Publication number: 20100041110
    Abstract: R-hydroxynitrile lyases having an improved substrate acceptance, increased activity and increased selectivity, in which there is replacement in the amino acid sequence of R-hydroxynitrile lyases from the Rosaceae family either a) of the amino acid residue which corresponds to position 360 of the mature PaHNL5 protein by another apolar amino acid or a neutral amino acid and/or b) of the amino acid residue which corresponds to position 225 of the mature PaHNL5 protein by another polar amino acid, it also being possible where appropriate for 1 to 20 further residues in the active center or in the hydrophobic channel leading to the active center to be replaced.
    Type: Application
    Filed: December 28, 2005
    Publication date: February 18, 2010
    Inventors: Roland Weis, Anton Glieder, Karl Gruber, Wolfgang Skrang, Oliver Maurer, Richard Gaisberger