Patents by Inventor Richard Housley

Richard Housley has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9324721
    Abstract: A pitch-halving IC process is described. Parallel base line patterns are formed over a substrate, each being connected with a hammerhead pattern at a first or second side of the base line patterns, wherein the hammerhead patterns are arranged at the first side and the second side alternately, and the hammerhead patterns at the first or second side are arranged in a staggered manner. The above patterns are trimmed. A spacer is formed on the sidewalls of each base line pattern and the corresponding hammerhead pattern, including a pair of derivative line patterns, a loop pattern around the hammerhead pattern, and a turning pattern at the other end of the base line pattern. The base line patterns and the hammerhead patterns are removed. A portion of each loop pattern and at least a portion of each turning pattern are removed to disconnect each pair of derivative line patterns.
    Type: Grant
    Filed: November 26, 2015
    Date of Patent: April 26, 2016
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventors: David Storrs Pratt, Richard Housley
  • Publication number: 20160079249
    Abstract: A pitch-halving IC process is described. Parallel base line patterns are formed over a substrate, each being connected with a hammerhead pattern at a first or second side of the base line patterns, wherein the hammerhead patterns are arranged at the first side and the second side alternately, and the hammerhead patterns at the first or second side are arranged in a staggered manner. The above patterns are trimmed. A spacer is formed on the sidewalls of each base line pattern and the corresponding hammerhead pattern, including a pair of derivative line patterns, a loop pattern around the hammerhead pattern, and a turning pattern at the other end of the base line pattern. The base line patterns and the hammerhead patterns are removed. A portion of each loop pattern and at least a portion of each turning pattern are removed to disconnect each pair of derivative line patterns.
    Type: Application
    Filed: November 26, 2015
    Publication date: March 17, 2016
    Inventors: David Storrs Pratt, Richard Housley
  • Patent number: 9245844
    Abstract: A pitch-halving IC process is described. Parallel base line patterns are formed over a substrate, each being connected with a hammerhead pattern at a first or second side of the base line patterns, wherein the hammerhead patterns are arranged at the first side and the second side alternately, and the hammerhead patterns at the first or second side are arranged in a staggered manner. The above patterns are trimmed. A spacer is formed on the sidewalls of each base line pattern and the corresponding hammerhead pattern, including a pair of derivative line patterns, a loop pattern around the hammerhead pattern, and a turning pattern at the other end of the base line pattern. The base line patterns and the hammerhead patterns are removed. A portion of each loop pattern and at least a portion of each turning pattern are removed to disconnect each pair of derivative line patterns.
    Type: Grant
    Filed: March 17, 2013
    Date of Patent: January 26, 2016
    Assignee: NANYA TECHNOLOGY CORPORATION
    Inventors: David Storrs Pratt, Richard Housley
  • Publication number: 20140264893
    Abstract: A pitch-halving IC process is described. Parallel base line patterns are formed over a substrate, each being connected with a hammerhead pattern at a first or second side of the base line patterns, wherein the hammerhead patterns are arranged at the first side and the second side alternately, and the hammerhead patterns at the first or second side are arranged in a staggered manner. The above patterns are trimmed. A spacer is formed on the sidewalls of each base line pattern and the corresponding hammerhead pattern, including a pair of derivative line patterns, a loop pattern around the hammerhead pattern, and a turning pattern at the other end of the base line pattern. The base line patterns and the hammerhead patterns are removed. A portion of each loop pattern and at least a portion of each turning pattern are removed to disconnect each pair of derivative line patterns.
    Type: Application
    Filed: March 17, 2013
    Publication date: September 18, 2014
    Applicant: Nanya Technology Corporation
    Inventors: David Storrs Pratt, Richard Housley
  • Patent number: 8779918
    Abstract: A convulsive seizure detection and notification device includes an acceleration module to measure acceleration of a body part of a user and generate acceleration measurement values, a storage to store a first threshold value and a second threshold value, and a data processor to compare acceleration measurement data with the first and second threshold values and generate a signal if a predetermined relationship between the acceleration measurement data and the first and second threshold values is satisfied.
    Type: Grant
    Filed: December 16, 2011
    Date of Patent: July 15, 2014
    Inventor: Richard Housley
  • Patent number: 8674522
    Abstract: The present invention provides a castle-like shaped protect or a periphery protect or a DC chop mask for forming staggered data line patterns in semiconductor devices so as to shift the adjacent data lines from one another so as to print contacts with larger areas at one end of each data line.
    Type: Grant
    Filed: October 11, 2012
    Date of Patent: March 18, 2014
    Assignee: Nanya Technology Corp.
    Inventors: David Pratt, Richard Housley
  • Patent number: 8664077
    Abstract: A method for forming a self-aligned overlay mark is disclosed. First, a first region, a second region and a main feature which is disposed between the first region and the second region all disposed on the substrate are provided. The first region defines a first edge and the second region defines a second edge. Second, a cut mask layer is formed to respectively cover the first region and the second region to expose the main feature. Next, the cut mask layer is determined if it is self-aligned with the second edge or the first edge, and creates a self-aligned overlay mark. Later, a main feature etching step is carried out to transfer the main feature into the substrate when the cut mask layer is determined to be self-aligned with the second edge or the first edge.
    Type: Grant
    Filed: February 14, 2012
    Date of Patent: March 4, 2014
    Assignee: Nanya Technology Corp.
    Inventors: Vinay Nair, David Pratt, Christopher Hawk, Richard Housley
  • Publication number: 20140054756
    Abstract: An anti spacer process, which comprises: (a) providing a resist layer including a non-uniform shape; (b) coating a target layer above the resist layer; (c) providing anti spacer trenches (spa) between the target layer and the resist layer; and (d) connecting at least part of the anti spacer trenches (spa) together to isolate a first part of the target layer and a second part of the target layer.
    Type: Application
    Filed: August 23, 2012
    Publication date: February 27, 2014
    Inventors: MICHAEL HYATT, Richard Housley, ANTON DEVILLIERS
  • Publication number: 20130210213
    Abstract: A method for forming a self-aligned overlay mark is disclosed. First, a first region, a second region and a main feature which is disposed between the first region and the second region all disposed on the substrate are provided. The first region defines a first edge and the second region defines a second edge. Second, a cut mask layer is formed to respectively cover the first region and the second region to expose the main feature. Next, the cut mask layer is determined if it is self-aligned with the second edge or the first edge, and creates a self-aligned overlay mark. Later, a main feature etching step is carried out to transfer the main feature into the substrate when the cut mask layer is determined to be self-aligned with the second edge or the first edge.
    Type: Application
    Filed: February 14, 2012
    Publication date: August 15, 2013
    Inventors: Vinay Nair, David Pratt, Christopher Hawk, Richard Housley
  • Publication number: 20130154827
    Abstract: A convulsive seizure detection and notification device includes an acceleration module to measure acceleration of a body part of a user and generate acceleration measurement values, a storage to store a first threshold value and a second threshold value, and a data processor to compare acceleration measurement data with the first and second threshold values and generate a signal if a predetermine relationship between the acceleration measurement data and the first and second threshold values is satisfied.
    Type: Application
    Filed: December 16, 2011
    Publication date: June 20, 2013
    Inventor: Richard Housley
  • Publication number: 20130005115
    Abstract: A method of forming a series of spaced trenches into a substrate includes forming a plurality of spaced lines over a substrate. Anisotropically etched sidewall spacers are formed on opposing sides of the spaced lines. Individual of the lines have greater maximum width than minimum width of space between immediately adjacent of the spacers between immediately adjacent of the lines. The spaced lines are removed to form a series of alternating first and second mask openings between the spacers. The first mask openings are located where the spaced lines were located and are wider than the second mask openings. Alternating first and second trenches are simultaneously etched into the substrate through the alternating first and second mask openings, respectively, to form the first trenches to be wider and deeper within the substrate than are the second trenches. Other implementations and embodiments are disclosed.
    Type: Application
    Filed: September 12, 2012
    Publication date: January 3, 2013
    Applicant: Micron Technology, Inc.
    Inventors: Neal L. Davis, Richard Housley, Ranjan Khurana
  • Publication number: 20120021573
    Abstract: A method of forming a series of spaced trenches into a substrate includes forming a plurality of spaced lines over a substrate. Anisotropically etched sidewall spacers are formed on opposing sides of the spaced lines. Individual of the lines have greater maximum width than minimum width of space between immediately adjacent of the spacers between immediately adjacent of the lines. The spaced lines are removed to form a series of alternating first and second mask openings between the spacers. The first mask openings are located where the spaced lines were located and are wider than the second mask openings. Alternating first and second trenches are simultaneously etched into the substrate through the alternating first and second mask openings, respectively, to form the first trenches to be wider and deeper within the substrate than are the second trenches. Other implementations and embodiments are disclosed.
    Type: Application
    Filed: September 29, 2011
    Publication date: January 26, 2012
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Neal L. Davis, Richard Housley, Ranjan Khurana
  • Patent number: 8039340
    Abstract: A method of forming a series of spaced trenches into a substrate includes forming a plurality of spaced lines over a substrate. Anisotropically etched sidewall spacers are formed on opposing sides of the spaced lines. Individual of the lines have greater maximum width than minimum width of space between immediately adjacent of the spacers between immediately adjacent of the lines. The spaced lines are removed to form a series of alternating first and second mask openings between the spacers. The first mask openings are located where the spaced lines were located and are wider than the second mask openings. Alternating first and second trenches are simultaneously etched into the substrate through the alternating first and second mask openings, respectively, to form the first trenches to be wider and deeper within the substrate than are the second trenches. Other implementations and embodiments are disclosed.
    Type: Grant
    Filed: March 9, 2010
    Date of Patent: October 18, 2011
    Assignee: Micron Technology, Inc.
    Inventors: Neal L. Davis, Richard Housley, Ranjan Khurana
  • Publication number: 20110223734
    Abstract: A method of forming a series of spaced trenches into a substrate includes forming a plurality of spaced lines over a substrate. Anisotropically etched sidewall spacers are formed on opposing sides of the spaced lines. Individual of the lines have greater maximum width than minimum width of space between immediately adjacent of the spacers between immediately adjacent of the lines. The spaced lines are removed to form a series of alternating first and second mask openings between the spacers. The first mask openings are located where the spaced lines were located and are wider than the second mask openings. Alternating first and second trenches are simultaneously etched into the substrate through the alternating first and second mask openings, respectively, to form the first trenches to be wider and deeper within the substrate than are the second trenches. Other implementations and embodiments are disclosed.
    Type: Application
    Filed: March 9, 2010
    Publication date: September 15, 2011
    Inventors: Neal L. Davis, Richard Housley, Ranjan Khurana