Patents by Inventor Richard Leo Kleinhenz

Richard Leo Kleinhenz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6528335
    Abstract: An electrical method is described for determining the presence of certain defects in the buried oxide of silicon-on-insulator wafers which cause electrical breakdown at voltages low enough to cause failure during circuit processing. The method consists of carrying out current-voltage measurements on gold/silicon/buried oxide/substrate devices isolated by selective etching and analyzing the current-voltage behavior in terms of short circuit defect densities, low voltage breakdown defects, and excess current leakage defects. An additional method for detecting the low voltage breakdown defects is to monitor light flashes which accompany the breakdown.
    Type: Grant
    Filed: February 14, 2001
    Date of Patent: March 4, 2003
    Assignee: International Business Machines Corporation
    Inventors: Marlene Isabel Almonte, Harold John Hovel, Richard Leo Kleinhenz
  • Publication number: 20020109521
    Abstract: An electrical method is described for determining the presence of certain defects in the buried oxide of silicon-on-insulator wafers which cause electrical breakdown at voltages low enough to cause failure during circuit processing. The method consists of carrying out current-voltage measurements on gold/silicon/buried oxide/substrate devices isolated by selective etching and analyzing the current-voltage behavior in terms of short circuit defect densities, low voltage breakdown defects, and excess current leakage defects. An additional method for detecting the low voltage breakdown defects is to monitor light flashes which accompany the breakdown.
    Type: Application
    Filed: February 14, 2001
    Publication date: August 15, 2002
    Applicant: International Business Machines Corporation
    Inventors: Marlene Isabel Almonte, Harold John Hovel, Richard Leo Kleinhenz
  • Patent number: 6057188
    Abstract: An optimized trench capacitor structure which is useful as a decoupling capacitor or a storage capacitor can be manufactured without added process complexity. As an on-chip decoupling trench capacitor structure, the structure reduces the series resistance to outer and inner plates and results in an acceptable RC delay, while maintaining a high capacitance per unit area. As a storage capacitor with a buried shield, the trench capacitor structure exhibits high immunity to alpha particle and cosmic radiation induced failures. The trench capacitor structure which includes a buried n-well in a silicon substrate. A trench is formed in the substrate and extends through the buried n-well. A dielectric film is formed on an inner surface of the trench, and an inner plate formed as a polysilicon fill within the trench is connected to a surface n+ film formed during definition of peripheral source/drain contacts of the integrated circuit.
    Type: Grant
    Filed: February 5, 1998
    Date of Patent: May 2, 2000
    Assignee: International Business Machines Corporation
    Inventors: Badih El-Kareh, Richard Leo Kleinhenz, Stanley Everett Schuster
  • Patent number: 5805494
    Abstract: An optimized trench capacitor structure which is useful as a decoupling capacitor or a storage capacitor can be manufactured without added process complexity. As an on-chip decoupling trench capacitor structure, the structure reduces the series resistance to outer and inner plates and results in an acceptable RC delay, while maintaining a high capacitance per unit area. As a storage capacitor with a buried shield, the trench capacitor structure exhibits high immunity to alpha particle and cosmic radiation induced failures. The trench capacitor structure which includes a buried n-well in a silicon substrate. A trench is formed in the substrate and extends through the buried n-well. A dielectric film is formed on an inner surface of the trench, and an inner plate formed as a polysilicon fill within the trench is connected to a surface n+ film formed during definition of peripheral source/drain contacts of the integrated circuit.
    Type: Grant
    Filed: April 30, 1997
    Date of Patent: September 8, 1998
    Assignee: International Business Machines Corporation
    Inventors: Badih El-Kareh, Richard Leo Kleinhenz, Stanley Everett Schuster
  • Patent number: 5770484
    Abstract: A method of forming a DRAM storage cell with a trench capacitor in an SOI substrate is taught. The method involves forming an field effect transistor (FET) consisting of a source, drain, channel regions in a device layer, a gate oxide layer on the surface of the device layer and a gate electrode over the channel region.
    Type: Grant
    Filed: December 13, 1996
    Date of Patent: June 23, 1998
    Assignee: International Business Machines Corporation
    Inventor: Richard Leo Kleinhenz