Patents by Inventor Richard P Vireday

Richard P Vireday has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7286848
    Abstract: A tiered wireless access point has a number of different network access levels that may be provided to wireless devices seeking network access. The network access levels may differ from one another in factors such as the particular networks that may be accessed, the security level of the network connection, and/or the speed of the connection.
    Type: Grant
    Filed: June 30, 2004
    Date of Patent: October 23, 2007
    Inventors: Richard P Vireday, Robert P Frisbee
  • Patent number: 5530439
    Abstract: A deterministic method and apparatus for defining the size and switch assignments of a switch matrix. The method operates on a switch matrix having a number of inputs (N) and a number of outputs (M). When constructing the switch matrix, there will be M columns in the matrix. The method determines a minimum number of rows (R) for the switch matrix. The resultant general purpose R.times.M switch matrix allows any combination of a subset of the N inputs, with up to M members, to be assigned to the outputs. The resultant R.times.M switch matrix will be smaller than an N.times.M switch matrix.
    Type: Grant
    Filed: September 26, 1994
    Date of Patent: June 25, 1996
    Assignee: Intel Corporation
    Inventors: Randy C. Steele, Gregory B. Hibdon, Jay J. Sturges, Richard P. Vireday
  • Patent number: 5371495
    Abstract: A deterministic routing method for switch matrices. The routed matrix receives N input signals and produces M output signals on M output columns. The method of the present invention has three steps. First, each of the M output columns in the switch matrix is searched for each of N separate input signals. Secondly, each of the N inputs is assigned to its located column. If all of the N inputs cannot be assigned to one of the M columns, the set of inputs is shifted and the steps are repeated until all of the N inputs are routed.
    Type: Grant
    Filed: January 24, 1992
    Date of Patent: December 6, 1994
    Assignee: Intel Corporation
    Inventors: Jay J. Sturges, Richard P. Vireday
  • Patent number: 5302865
    Abstract: A programmable gate array comprised of a number of configurable functional blocks. Each configurable functional block has a number (m) of inputs. A global interconnect matrix interconnects the configurable functional blocks. The global interconnect matrix provides for routing any combination of signals entering the matrix to any configurable functional block, up to and including the maximum number (m) of inputs of a configurable functional block. Each configurable functional block includes a product term array connected to the m inputs. The product term array can perform a logical AND of up to m bits. A compare term array is also connected to the m inputs. The compare term array can perform an identity compare of up to m/2 bits. A number n of macro cells are provided in each configurable functional block wherein the number n is less that the number m.
    Type: Grant
    Filed: February 16, 1993
    Date of Patent: April 12, 1994
    Assignee: Intel Corporation
    Inventors: Randy C. Steele, Richard P. Vireday