Patents by Inventor Richard Rembert

Richard Rembert has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11923256
    Abstract: A cover for an integrated circuit package includes a central plate and a peripheral frame surrounding the central plate. The peripheral frame is vertically spaced from and parallel to the central plate. The peripheral frame includes through openings formed therein. The cover can be used to package a semiconductor chip that is mounted to a substrate.
    Type: Grant
    Filed: July 16, 2021
    Date of Patent: March 5, 2024
    Assignee: STMicroelectronics (Grenoble 2) SAS
    Inventors: Olivier Franiatte, Richard Rembert
  • Publication number: 20230171927
    Abstract: A heat dissipation device includes a substrate with a network of thermally-conductive vias and thermally-conductive layers. The substrate has a first surface and a second surface opposite to the first surface. A heat dissipation interface layer including a stack of a first layer made of a first thermally-conductive material and a second layer made of a second thermally-conductive material. The first material is different from the second material. A surface of the first layer is coplanar with the first surface of the substrate. At least one of the thermally-conductive vias of said network supports and is in contact with the first layer. At least one opening thoroughly crosses the stack of the first and second layers. Material of the substrate fills the opening in the first layer.
    Type: Application
    Filed: November 17, 2022
    Publication date: June 1, 2023
    Applicant: STMicroelectronics (Grenoble 2) SAS
    Inventors: Richard REMBERT, Fanny LAPORTE, Catherine CADIEUX
  • Publication number: 20210391227
    Abstract: An electronic device includes a support substrate. A face is covered with a soldermask layer. At least part of the soldermask layer includes roughnesses providing a rough grip surface. An electronic die is mounted on the support substrate. A molding resin encapsulates the electronic die and partially or completely covers the soldermask layer.
    Type: Application
    Filed: June 11, 2021
    Publication date: December 16, 2021
    Applicant: STMicroelectronics (Grenoble 2) SAS
    Inventors: Richard REMBERT, Didier SIGNORET, Olivier FRANIATTE
  • Publication number: 20210343609
    Abstract: A cover for an integrated circuit package includes a central plate and a peripheral frame surrounding the central plate. The peripheral frame is vertically spaced from and parallel to the central plate. The peripheral frame includes through openings formed therein. The cover can be used to package a semiconductor chip that is mounted to a substrate.
    Type: Application
    Filed: July 16, 2021
    Publication date: November 4, 2021
    Inventors: Olivier Franiatte, Richard Rembert
  • Patent number: 11101188
    Abstract: A cover for an integrated circuit package includes a central plate and a peripheral frame surrounding the central plate. The peripheral frame is vertically spaced from and parallel to the central plate. The peripheral frame includes through openings formed therein. The cover can be used to package a semiconductor chip that is mounted to a substrate.
    Type: Grant
    Filed: August 26, 2019
    Date of Patent: August 24, 2021
    Assignee: STMICROELECTRONICS (GRENOBLE 2) SAS
    Inventors: Olivier Franiatte, Richard Rembert
  • Publication number: 20200075436
    Abstract: A cover for an integrated circuit package includes a central plate and a peripheral frame surrounding the central plate. The peripheral frame is vertically spaced from and parallel to the central plate. The peripheral frame includes through openings formed therein. The cover can be used to package a semiconductor chip that is mounted to a substrate.
    Type: Application
    Filed: August 26, 2019
    Publication date: March 5, 2020
    Inventors: Olivier Franiatte, Richard Rembert
  • Patent number: 10292259
    Abstract: An electronic device disclosed herein includes a first conductor layer, a first nonconducting layer, and a second conductor layer in a stacked arrangement. A signal carrying conductive via is formed in the first nonconducting layer and extends between the first conductor layer and the second conductor layer. A shielding conductive via is formed in the first nonconducting layer, is not electrically coupled to the signal carrying conductive via, and substantially completely surrounds the signal carrying conductive via in spaced apart relation thereto.
    Type: Grant
    Filed: April 29, 2016
    Date of Patent: May 14, 2019
    Assignee: STMicroelectronics (Grenoble 2) SAS
    Inventors: Laurent Marechal, Richard Rembert, Jerome Lopez
  • Publication number: 20170318664
    Abstract: An electronic device disclosed herein includes a first conductor layer, a first nonconducting layer, and a second conductor layer in a stacked arrangement. A signal carrying conductive via is formed in the first nonconducting layer and extends between the first conductor layer and the second conductor layer. A shielding conductive via is formed in the first nonconducting layer, is not electrically coupled to the signal carrying conductive via, and substantially completely surrounds the signal carrying conductive via in spaced apart relation thereto.
    Type: Application
    Filed: April 29, 2016
    Publication date: November 2, 2017
    Applicant: STMicroelectronics (Grenoble 2) SAS
    Inventors: Laurent Marechal, Richard Rembert, Jerome Lopez
  • Publication number: 20100148339
    Abstract: An electrical connection support for receiving a semiconductor component includes an electrical connection plate having electrical connection pads. A stand-off structure is provided over the electrical connection pads. The stand-off structure may include a supplementary layer provided on a zone of the electrical connection plate which includes the electrical connection pads of the plate and is outside of a place configured to receive a semiconductor component. The stand-off structure further includes electrical connection vias passing through the supplementary layer. These vias are electrically connected to the electrical connection pads of the plate and have outer faces for making external electrical connection (for example, to another electrical connection support in a stacked structure).
    Type: Application
    Filed: December 8, 2009
    Publication date: June 17, 2010
    Applicant: STMicroelectronics (Grenoble) SAS
    Inventors: Jerome Lopez, Richard Rembert