Patents by Inventor Robert A. Beach

Robert A. Beach has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9171911
    Abstract: An integrated semiconductor device which includes a substrate layer, a buffer layer formed on the substrate layer, a gallium nitride layer formed on the buffer layer, and a barrier layer formed on the gallium nitride layer. Ohmic contacts for a plurality of transistor devices are formed on the barrier layer. Specifically, a plurality of first ohmic contacts for the first transistor device are formed on a first portion of the surface of the barrier layer, and a plurality of second ohmic contacts for the second transistor device are formed on a second portion of the surface of the barrier layer. In addition, one or more gate structures formed on a third portion of the surface of the barrier between the first and second transistor devices. Preferably, the one or more gate structures and the spaces between the gate structures and the source contacts of the transistor devices collectively form an isolation region that electrically isolates the first transistor device from the second transistor device.
    Type: Grant
    Filed: July 2, 2014
    Date of Patent: October 27, 2015
    Assignee: Efficient Power Conversion Corporation
    Inventors: Chunhua Zhou, Jianjun Cao, Alexander Lidow, Robert Beach, Alana Nakata, Robert Strittmatter, Guangyuan Zhao, Seshadri Kolluri, Yanping Ma, Fang Chang Liu, Ming-Kun Chiang, Jiali Cao
  • Patent number: 9157169
    Abstract: A method for fabricating a III-nitride semiconductor body that includes high temperature and low temperature growth steps.
    Type: Grant
    Filed: September 13, 2006
    Date of Patent: October 13, 2015
    Assignee: International Rectifier Corporation
    Inventors: Paul Bridger, Robert Beach
  • Publication number: 20150270241
    Abstract: A method and system for electrically connect a semiconductor device with a flip-chip form factor to a printed circuit board. An exemplary embodiment of the method comprises: aligning solder contacts on the device with a first copper contact and a second copper contact of the external circuitry, and, applying a supply current only directly to a buried layer of the first copper and not directly to the layer which is nearest the device, such that no current is sourced to the device through the layer nearest the device.
    Type: Application
    Filed: March 24, 2015
    Publication date: September 24, 2015
    Inventors: ROBERT STRITTMATTER, Seshadri Kolluri, Robert Beach, Jianjun Cao, Alana Nakata
  • Patent number: 9142637
    Abstract: III-nitride materials are used to form isolation structures in high voltage ICs to isolate low voltage and high voltage functions on a monolithic power IC. Critical performance parameters are improved using III-nitride materials, due to the improved breakdown performance and thermal performance available in III-nitride semiconductor materials. An isolation structure may include a dielectric layer that is epitaxially grown using a III-nitride material to provide a simplified manufacturing process. The process permits the use of planar manufacturing technology to avoid additional manufacturing costs. High voltage power ICs have improved performance in a smaller package in comparison to corresponding silicon structures.
    Type: Grant
    Filed: February 15, 2011
    Date of Patent: September 22, 2015
    Assignee: International Rectifier Corporation
    Inventors: Robert Beach, Paul Bridger
  • Patent number: 9117671
    Abstract: A method of fabricating a III-nitride power semiconductor device that includes growing a transition layer over a substrate using at least two distinct and different growth methods.
    Type: Grant
    Filed: October 15, 2014
    Date of Patent: August 25, 2015
    Assignee: International Rectifier Corporation
    Inventors: Robert Beach, Michael A. Briere, Paul Bridger
  • Publication number: 20150171172
    Abstract: A III-nitride semiconductor device which includes a barrier body between the gate electrode and the gate dielectric thereof.
    Type: Application
    Filed: February 5, 2015
    Publication date: June 18, 2015
    Inventors: Robert Beach, Zhi He, Jianjun Cao
  • Publication number: 20150132933
    Abstract: A III-nitride semiconductor device which includes a barrier body between the gate electrode and the gate dielectric thereof.
    Type: Application
    Filed: January 21, 2015
    Publication date: May 14, 2015
    Inventors: Robert Beach, Zhi He, Jianjun Cao
  • Patent number: 9000486
    Abstract: A III-nitride heterojunction semiconductor device having a III-nitride heterojunction that includes a discontinuous two-dimensional electron gas under a gate thereof.
    Type: Grant
    Filed: May 30, 2013
    Date of Patent: April 7, 2015
    Assignee: International Rectifier Corporation
    Inventors: Paul Bridger, Robert Beach
  • Patent number: 8981503
    Abstract: An STT MTJ cell is formed with a magnetic anisotropy of its free and reference layers that is perpendicular to their planes of formation. The reference layer of the cell is an SAF multilayered structure with a single magnetic domain to enhance the bi-stability of the magnetoresistive states of the cell. The free layer of the cell is etched back laterally from the reference layer, so that the fringing stray field of the reference layer is no more than 15% of the coercivity of the free layer and has minimal effect on the free layer.
    Type: Grant
    Filed: March 16, 2012
    Date of Patent: March 17, 2015
    Assignee: Headway Technologies, Inc.
    Inventors: Robert Beach, Guenole Jan, Yu-Jen Wang, Witold Kula, Po-Kang Wang
  • Patent number: 8969918
    Abstract: An enhancement mode GaN transistor having a gate pGaN structure having a thickness which avoids dielectric failure. In one embodiment, this thickness is in the range of 400 ? to 900 ?. In a preferred embodiment, the thickness is 600 ?.
    Type: Grant
    Filed: April 8, 2010
    Date of Patent: March 3, 2015
    Assignee: Efficient Power Conversion Corporation
    Inventors: Alexander Lidow, Robert Beach, Alana Nakata, Jianjun Cao, Guang Yuan Zhao
  • Patent number: 8952352
    Abstract: A III-nitride semiconductor device which includes a barrier body between the gate electrode and the gate dielectric thereof.
    Type: Grant
    Filed: May 23, 2013
    Date of Patent: February 10, 2015
    Assignee: International Rectifier Corporation
    Inventors: Robert Beach, Zhi He, Jianjun Cao
  • Publication number: 20150037965
    Abstract: A method of fabricating a III-nitride power semiconductor device that includes growing a transition layer over a substrate using at least two distinct and different growth methods.
    Type: Application
    Filed: October 15, 2014
    Publication date: February 5, 2015
    Inventors: Robert Beach, Michael A. Briere, Paul Bridger
  • Publication number: 20150034962
    Abstract: An integrated circuit having a substrate, a buffer layer formed over the substrate, a barrier layer formed over the buffer layer, and an isolation region that isolates an enhancement mode device from a depletion mode device. The integrated circuit further includes a first gate contact for the enhancement mode device that is disposed in one gate contact recess and a second gate contact for the depletion mode device that is disposed in a second gate contact recess.
    Type: Application
    Filed: July 30, 2014
    Publication date: February 5, 2015
    Inventors: Jianjun Cao, Robert Beach, Alexander Lidow, Alana Nakata, Robert Strittmatter, Guangyuan Zhao, Yanping Ma, Chunhua Zhou, Seshadri Kolluri, Fang Chang Liu, Ming-Kun Chiang, Jiali Cao, Agus Jauhar
  • Publication number: 20150028390
    Abstract: A GaN transistor with reduced output capacitance and a method form manufacturing the same. The GaN transistor device includes a substrate layer, one or more buffer layer disposed on a substrate layer, a barrier layer disposed on the buffer layers, and a two dimensional electron gas (2DEG) formed at an interface between the barrier layer and the buffer layer. Furthermore, a gate electrode is disposed on the barrier layer and a dielectric layer is disposed on the gate electrode and the barrier layer. The GaN transistor includes one or more isolation regions formed in a portion of the interface between the at least one buffer layer and the barrier layer to remove the 2DEG in order to reduce output capacitance Coss of the GaN transistor.
    Type: Application
    Filed: July 29, 2014
    Publication date: January 29, 2015
    Inventors: Stephen L. Colino, Jianjun Cao, Robert Beach, Alexander Lidon, Alana Nakata, Guangyuan Zhao, Yanping Ma, Robert Strittmatter, Michael A. De Rooji, Chunhua Zhou, Seshadri Kolluri, Fang Chang Liu, Ming-Kun Chiang, Jiali Cao, Agus Jauhar
  • Publication number: 20150028384
    Abstract: A GaN transistor with polysilicon layers for creating additional components for an integrated circuit and a method for manufacturing the same. The GaN device includes an EPI structure and an insulating material disposed over EPI structure. Furthermore, one or more polysilicon layers are disposed in the insulating material with the polysilicon layers having one or more n-type regions and p-type regions. The device further includes metal interconnects disposed on the insulating material and vias disposed in the insulating material layer that connect source and drain metals to the n-type and p-type regions of the polysilicon layer.
    Type: Application
    Filed: July 29, 2014
    Publication date: January 29, 2015
    Inventors: Jianjun Cao, Robert Beach, Alexander Lidow, Alana Nakata, Guangyuan Zhao, Yanping Ma, Robert Strittmatter, Michael A. De Rooji, Chunhua Zhou, Seshadri Kolluri, Fang Chang Liu, Ming-Kun Chiang, Jiali Cao, Agus Jauhar
  • Patent number: 8940567
    Abstract: A III-nitride semiconductor device which includes a barrier body between the gate electrode and the gate dielectric thereof.
    Type: Grant
    Filed: June 14, 2011
    Date of Patent: January 27, 2015
    Assignee: International Rectifier Corporation
    Inventors: Robert Beach, Zhi He, Jianjun Cao
  • Publication number: 20150018262
    Abstract: A presoak cleaning compound and cleaning process developed for compatible application to aluminum and common cooking surfaces including stainless steel, steel, ferrous, plastic or coated cooking surfaces including baking pans and sheet pans, or commonly used substrate materials for food preparation and cooking surfaces of food stuffs for the removal of food soils, baked on food soils, and soils resulting from the preparation and cooking of food stuffs without discoloration, tarnishing, or pitting of the surface.
    Type: Application
    Filed: July 10, 2014
    Publication date: January 15, 2015
    Inventors: Suhall Massad, Bin Wu, Chris Allan Shewmaker, Sekhar Katta, Enrique Francis, Robert Beach, Teresa Wolf, Clark Miller, Stanley R. Weller
  • Publication number: 20150008442
    Abstract: An integrated semiconductor device which includes a substrate layer, a buffer layer formed on the substrate layer, a gallium nitride layer formed on the buffer layer, and a barrier layer formed on the gallium nitride layer. Ohmic contacts for a plurality of transistor devices are formed on the barrier layer. Specifically, a plurality of first ohmic contacts for the first transistor device are formed on a first portion of the surface of the barrier layer, and a plurality of second ohmic contacts for the second transistor device are formed on a second portion of the surface of the barrier layer. In addition, one or more gate structures formed on a third portion of the surface of the barrier between the first and second transistor devices. Preferably, the one or more gate structures and the spaces between the gate structures and the source contacts of the transistor devices collectively form an isolation region that electrically isolates the first transistor device from the second transistor device.
    Type: Application
    Filed: July 2, 2014
    Publication date: January 8, 2015
    Inventors: Chunhua Zhou, Jianjun Cao, Alexander Lidow, Robert Beach, Alana Nakata, Robert Strittmatter, Guang Yuan Zhao, Seshadri Kolluri, Yanping Ma, Fang Chang, Ming-Kun Chiang, Jiali Cao
  • Publication number: 20150011057
    Abstract: A method for forming an enhancement mode GaN HFET device with an isolation area that is self-aligned to a contact opening or metal mask window. Advantageously, the method does not require a dedicated isolation mask and the associated process steps, thus reducing manufacturing costs. The method includes providing an EPI structure including a substrate, a buffer layer a GaN layer and a barrier layer. A dielectric layer is formed over the barrier layer and openings are formed in the dielectric layer for device contact openings and an isolation contact opening. A metal layer is then formed over the dielectric layer and a photoresist film is deposited above each of the device contact openings. The metal layer is then etched to form a metal mask window above the isolation contact opening and the barrier and GaN layer are etched at the portion that is exposed by the isolation contact opening in the dielectric layer.
    Type: Application
    Filed: July 2, 2014
    Publication date: January 8, 2015
    Inventors: Chunhua Zhou, Jianjun Cao, Alexander Lidow, Robert Beach, Alana Nakata, Robert Strittmatter, Guang Yuan Zhao, Seshadri Kolluri, Yanping Ma, Fang Chang Liu, Ming-Kun Chiang, Jiali Cao
  • Publication number: 20150001656
    Abstract: A synthetic antiferromagnetic (SAF) structure for a spintronic device is disclosed and has an FL2/AF coupling/CoFeB configuration where FL2 is a ferromagnetic free layer with intrinsic PMA. In one embodiment, AF coupling is improved by inserting a Co dusting layer on top and bottom surfaces of a Ru AF coupling layer. The FL2 layer may be a L10 ordered alloy, a rare earth-transition metal alloy, or an (A1/A2)n laminate where A1 is one of Co, CoFe, or an alloy thereof, and A2 is one of Pt, Pd, Rh, Ru, Ir, Mg, Mo, Os, Si, V, Ni, NiCo, and NiFe, or A1 is Fe and A2 is V. A method is also provided for forming the SAF structure.
    Type: Application
    Filed: September 18, 2014
    Publication date: January 1, 2015
    Inventors: Robert Beach, Guenole Jan, Yu-Jen Wang, Ru-Ying Tong