Patents by Inventor Robert E. Markle

Robert E. Markle has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4609613
    Abstract: Permanent gray-scale reproductions including half-tone images. A refractory background region bears refractory thin-film dichroic filter means patterned to conform to the reproduced half-tone image. Preferred background region materials include metals, semiconductors, and ceramics; the thin-film materials are preferably oxides or nitrides of metals and semiconductors. If the refractory materials are appropriately selected, the reproductions are highly resistant to chemical and thermal deterioration and should have useful lives in the hundreds of thousands of years.
    Type: Grant
    Filed: March 29, 1984
    Date of Patent: September 2, 1986
    Assignee: Permanent Images, Inc.
    Inventors: George R. Cogar, Robert E. Markle
  • Patent number: 4523299
    Abstract: A copy reproduction machine is subdivided into discrete operating modules and coupled together by a shared communication line over which operating messages from and to the modules are transmitted. Each module includes a receiver for intercepting and capturing messages bearing the module's address and a transmitter for transmitting messages from the module and addressed to other modules over the shared communication line.
    Type: Grant
    Filed: September 21, 1982
    Date of Patent: June 11, 1985
    Assignee: Xerox Corporation
    Inventors: James M. Donohue, Robert E. Markle, George E. Mager, Stephen P. Wilczek
  • Patent number: 4195352
    Abstract: A mask programmable logic array (PLA) for producing a particular digital output given a certain digital input. The input signals to the PLA first pass through a series of AND gates resulting in a predetermined number of product terms being formed. The product signals then pass through a set of OR gates to become the final output signals. In the subject invention, the AND gates and OR gates are implemented through the use of NOR-NOR logic. A first set of NOR gates is implemented in an array to receive input signals and to produce product terms. A second and third set of NOR gates form two arrays. These two arrays are then located on either side of the first array to receive selected product signals in order to produce final output signals. In effect the OR portion of the PLA has been split into two arrays.
    Type: Grant
    Filed: July 8, 1977
    Date of Patent: March 25, 1980
    Assignee: Xerox Corporation
    Inventors: George K. Tu, George E. Mager, Lamar T. Baker, Robert E. Markle
  • Patent number: 4144561
    Abstract: The chip topography of an MOS microprocessor chip. The chip architecture includes an internal data bus and an internal address bus. Input/output circuitry is located along the top edge of the chip and is coupled to the data bus. Output circuitry is located along the bottom edge and coupled to the address bus. A program storage area which includes a ROM is located in the lower left hand corner of the chip. The ROM contains instruction words for defining the operation of the microprocessor. A data storage area which includes a RAM is located in the upper left hand corner of the chip and is coupled to the data bus. An ALU area is located to the right of the data storage area and is coupled to the data bus for performing arithmetic and logic operations on data. A condition decode ROM located in the approximate center of the chip is coupled to the data bus and is used for decoding a condition field of an instruction word received from the ROM.
    Type: Grant
    Filed: July 8, 1977
    Date of Patent: March 13, 1979
    Assignee: Xerox Corporation
    Inventors: George K. Tu, Lamar T. Baker, Robert E. Markle, George E. Mager