Patents by Inventor Robert Keith Barnes

Robert Keith Barnes has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9049075
    Abstract: A phase detector includes data detection logic for detecting data in a communication signal, amplitude detection logic for processing modulation chosen from any of a PAM2 and a PAM4 communication modality, in-phase edge detection logic for detecting in-phase edge information in the communication signal, quadrature edge detection logic for detecting quadrature edge information in the communication signal, and mixing logic for determining an amount of in-phase edge information and quadrature edge information to be applied based on at least one channel parameter in the communication channel.
    Type: Grant
    Filed: August 21, 2013
    Date of Patent: June 2, 2015
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Christopher M. Juenemann, Robert Keith Barnes, Jade Michael Kizer
  • Publication number: 20150055694
    Abstract: A phase detector includes data detection logic for detecting data in a communication signal, amplitude detection logic for processing modulation chosen from any of a PAM2 and a PAM4 communication modality, in-phase edge detection logic for detecting in-phase edge information in the communication signal, quadrature edge detection logic for detecting quadrature edge information in the communication signal, and mixing logic for determining an amount of in-phase edge information and quadrature edge information to be applied based on at least one channel parameter in the communication channel.
    Type: Application
    Filed: August 21, 2013
    Publication date: February 26, 2015
    Applicant: Avago Technologies General IP ( Singapore) Pte. Ltd.
    Inventors: Christopher M. Juenemann, Robert Keith Barnes, Jade Michael Kizer
  • Patent number: 8432191
    Abstract: A phase-locked loop (PLL) includes PLL loop circuitry, a frequency divider, and a phase-frequency detector (PFD) that can produce both high-gain output signals to operate the PLL in a high-gain mode and normal output signals to operate the PLL in a normal (not high-gain) mode. A mode signal can be used to switch the PFD between high-gain mode and normal operational mode. When the mode signal indicates high-gain mode, the PFD output signals are extended by one or more additional clock cycles beyond their length when the mode signal indicates normal operational mode.
    Type: Grant
    Filed: January 24, 2011
    Date of Patent: April 30, 2013
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventor: Robert Keith Barnes
  • Publication number: 20120187989
    Abstract: A phase-locked loop (PLL) includes PLL loop circuitry, a frequency divider, and a phase-frequency detector (PFD) that can produce both high-gain output signals to operate the PLL in a high-gain mode and normal output signals to operate the PLL in a normal (not high-gain) mode. A mode signal can be used to switch the PFD between high-gain mode and normal operational mode. When the mode signal indicates high-gain mode, the PFD output signals are extended by one or more additional clock cycles beyond their length when the mode signal indicates normal operational mode.
    Type: Application
    Filed: January 24, 2011
    Publication date: July 26, 2012
    Applicant: Avago Technologies Enterprise IP (Singapore) Pte. Ltd.
    Inventor: Robert Keith Barnes
  • Patent number: 7280002
    Abstract: A method and apparatus is presented for generating a reference voltage that biases a metal-oxide-semiconductor (MOS) transistor used as a varactor in capacitive tuning applications. In one embodiment, a biasing circuit is implemented. The biasing circuit comprises a diode-clamped FET and an element coupled to the diode-clamped FET at a connection point. The element produces a constant current through the diode-clamped FET. A voltage is produced at the connection point. The voltage is one gate overdrive plus a threshold voltage above ground or one gate overdrive plus a threshold voltage below VDD. Establishing a threshold voltage in this way enables the biasing circuit to track an ideal voltage of a varactor that is coupled to the biasing circuit through the threshold voltage.
    Type: Grant
    Filed: March 3, 2005
    Date of Patent: October 9, 2007
    Assignee: Avago Technologies General IP Pte Ltd
    Inventors: Alvin Leng Sun Loke, Tin Tin Wee, Robert Keith Barnes, Kari Lee Arave, Thomas Edward Cynkar, James Ruhl Pfiester
  • Patent number: 7277518
    Abstract: A phase-locked loop includes a voltage-controlled oscillator and a charge-pump loop filter. The voltage-controlled oscillator includes a varactor having a first set of capacitor cells configured to adjust a capacitance based on a first control voltage, and a second set of capacitor cells configured to adjust a capacitance based on a second control voltage. The charge-pump loop filter receives a first and a second update signal, each having at least one state based on a phase difference between a first clock and a second clock, and comprises a first component and a second component. The first component is configured to adjust, during an update period, a voltage across an impedance from a reference level based on the states of the first and second update signals and to return the voltage across the impedance to the reference level prior to an end of the update period, wherein the voltage across the impedance comprises the first control voltage.
    Type: Grant
    Filed: November 20, 2003
    Date of Patent: October 2, 2007
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Alvin Leng Sun Loke, James Oliver Barnes, Robert Keith Barnes, Michael M. Oshima, Ronald Ray Kennedy, Charles E. Moore
  • Patent number: 7274764
    Abstract: In one embodiment, the present invention provides a phase-locked loop comprising a charge-pump loop filter and a phase detector system. The charge-pump loop filter is configured to provide a control voltage having a voltage level based on a state of a first control signal and on a state of a second control signal. The phase detector system is configured to receive a first clock, a second clock, and a control signal defining a plurality of states including a first state and a second state. The phase detector system is further configured to provide the first control signal and the second control signal each having a state based on a phase difference between the first and second clocks when the control signal has the first state, and to provide the first control signal and second control signal each having a state asynchronously controlled by the control signal when the control signal has the second state.
    Type: Grant
    Filed: November 20, 2003
    Date of Patent: September 25, 2007
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd
    Inventors: Alvin Leng Sun Loke, Robert Keith Barnes, James Oliver Barnes
  • Patent number: 6975176
    Abstract: In one embodiment, the present invention provides a system including a varactor and a voltage generator. The varactor includes a set of substantially equal voltage-tunable capacitor cells, each having a capacitive range that varies with a first plurality of operating parameters and each providing a capacitance within the range based on a voltage level of a reference voltage. The voltage generator is configured to provide the reference voltage, wherein the voltage level of the reference voltage corresponds to a desired capacitance within the capacitive range and varies based on a second plurality of operating parameters which are substantially the same as the first plurality of operating parameters, and wherein the voltage level of the reference voltage causes each capacitor cell to provide the desired capacitance.
    Type: Grant
    Filed: November 20, 2003
    Date of Patent: December 13, 2005
    Assignee: Agilent Technologies, Inc.
    Inventors: Alvin Leng Sun Loke, Robert Keith Barnes