Patents by Inventor Robert Masleid

Robert Masleid has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8656214
    Abstract: A dual ported replicated data cache. The cache is configured for storing input data blocks. The cache includes an augmenter for producing an augmented data block with parity information from the input data block, a first memory array for storing the augmented data block, and a second memory array for storing the augmented data block.
    Type: Grant
    Filed: May 24, 2010
    Date of Patent: February 18, 2014
    Inventors: Guillermo Rozas, Alex Klaiber, Robert Masleid
  • Patent number: 8633547
    Abstract: Structures for spanning gap in body-bias voltage routing structure. In an embodiment, a structure is comprised of at least one metal wire.
    Type: Grant
    Filed: June 16, 2008
    Date of Patent: January 21, 2014
    Inventors: Robert Masleid, James B. Burr, Michael Pelham
  • Patent number: 7724025
    Abstract: A leakage efficient anti-glitch filter. In accordance with a first embodiment of the present invention, a leakage efficient anti-glitch filter with variable delay stages comprises a plurality of variable delay stages and a coincidence detector element for detecting coincidence of an input signal to the delay element and an output of the delay element. The plurality of variable delay stages may comprise stacked inverter circuits or stacked NAND circuits.
    Type: Grant
    Filed: February 19, 2008
    Date of Patent: May 25, 2010
    Inventor: Robert Masleid
  • Patent number: 7642866
    Abstract: A dynamic dual domino oscillating ring circuit is described, which has multiple non-inverting dual domino circuits, each having a signal input, N and P-domino triggers, precharge and pre-discharge, N and P-domino cutoffs and an output inverter. A number of the dual domino circuits are coupled in series, the output of one feeding the input of the next, to form a dual domino chain, which form stages of the dual domino ring. A number of the stages are coupled in series, the output of one feeding the input of the next, to form the ring. The first dual domino circuit of the chain receives a signal input and the N and P triggers for the chain. Within the ring, the output of each stage feeds the input signal to the next stage and is fed back to clock an earlier stage to allow the ring to oscillate.
    Type: Grant
    Filed: December 30, 2005
    Date of Patent: January 5, 2010
    Inventor: Robert Masleid
  • Publication number: 20080088343
    Abstract: Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability, is provided and described. In one embodiment, switches are set to a first switch position to operate the repeater circuit in the high performance repeater mode. In another embodiment, switches are set to a second switch position to operate the repeater circuit in the normal repeater mode.
    Type: Application
    Filed: December 4, 2007
    Publication date: April 17, 2008
    Inventors: Robert Masleid, Vatsal Dholabhai
  • Publication number: 20070247197
    Abstract: Various types of memory circuits are described. A memory circuit may include a state-storage feedback loop coupled to a clock input and to a data input. The data input is introduced into the feedback loop at multiple points, and propagated in parallel from those points to other points in the feedback loop.
    Type: Application
    Filed: March 31, 2006
    Publication date: October 25, 2007
    Inventor: Robert Masleid
  • Publication number: 20070013425
    Abstract: The present invention relates to integrated circuit storage element topologies with reduced sensitivity to process mismatch. Such storage elements have lower minimum retention voltage that enables lower standby voltage and therefore lower standby leakage and standby power.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 18, 2007
    Inventors: James Burr, Robert Masleid, Kleanthes Koniaris
  • Publication number: 20070008012
    Abstract: A dynamic circuit latch, having the functionality of a domino circuit and a transparent latch, without the delay associated with the inclusion of a separate series latch element. Embodiments include a fast scannable footed Domino dyanmic latch. Also described is a fast scannable delay reset Domino dynamic latch. A fast scannable compound Domino dynamic latch is also described.
    Type: Application
    Filed: June 30, 2005
    Publication date: January 11, 2007
    Inventors: Robert Masleid, Jose Sousa, Venkata Kottapalli
  • Publication number: 20070008021
    Abstract: An elastic pipelined latch. The latch includes a control input for configuring the latch into a repeater state or a latch state, a drive component responsive to the control input and for driving an input signal through as an output signal, and a pulse width/inhibit component coupled to the drive component. The latch further includes a reset threshold component coupled to the drive component for inhibiting oscillation of the drive component, and a latch component for passing the present state of the input signal to the output signal when configured as the repeater state and for maintaining the previous state of the output signal during transitions of a clock signal when configured as the latch state.
    Type: Application
    Filed: July 6, 2005
    Publication date: January 11, 2007
    Inventor: Robert Masleid
  • Publication number: 20060220678
    Abstract: A method for configuring a signal path within a digital integrated circuit. The method includes transmitting an output from a first logic module, receiving the output at a second logic module, and conveying the output from the first logic module to the second logic module by using a configurable signal path. The configurable signal path is variable by selectively including at least one latch.
    Type: Application
    Filed: March 31, 2005
    Publication date: October 5, 2006
    Applicant: TRANSMETA CORPORATION
    Inventors: Guillermo Rozas, Robert Masleid
  • Publication number: 20060102958
    Abstract: Systems and methods for voltage distribution via multiple epitaxial layers. In accordance with a first embodiment of the present invention, an integrated circuit comprises a wafer substrate of a connectivity type. A first epitaxial layer of a connectivity type is disposed upon a second epitaxial layer of an opposite connectivity type, which is disposed upon the wafer substrate.
    Type: Application
    Filed: November 16, 2004
    Publication date: May 18, 2006
    Inventor: Robert Masleid
  • Publication number: 20060102960
    Abstract: Systems and methods for voltage distribution via epitaxial layers. In accordance with a first embodiment of the present invention, an integrated circuit comprises an epitaxial layer of a connectivity type disposed upon a wafer substrate of an opposite connectivity type.
    Type: Application
    Filed: November 16, 2004
    Publication date: May 18, 2006
    Inventor: Robert Masleid
  • Publication number: 20050270067
    Abstract: Repeater circuit with high performance repeater mode and normal repeater mode, wherein high performance repeater mode has fast reset capability, is provided and described. In one embodiment, switches are set to a first switch position to operate the repeater circuit in the high performance repeater mode. In another embodiment, switches are set to a second switch position to operate the repeater circuit in the normal repeater mode.
    Type: Application
    Filed: June 28, 2004
    Publication date: December 8, 2005
    Inventors: Robert Masleid, Vatsal Dholabhai
  • Publication number: 20050270070
    Abstract: Repeater circuit with high performance repeater mode and normal repeater mode is provided and described. In one embodiment, switches are set to a first switch position to operate repeater circuit in the high performance repeater mode. In another embodiment, switches are set to a second switch position to operate the repeater circuit in the normal repeater mode.
    Type: Application
    Filed: June 28, 2004
    Publication date: December 8, 2005
    Inventors: Robert Masleid, Vatsal Dholabhai, Steven Stoiber, Gurmeet Singh
  • Publication number: 20050270068
    Abstract: A circuit for assisting signal transitions on a wire, and a method thereof. The circuit includes a first subcircuit that causes a first transistor that is coupled to the circuit's output to turn on during a rising transition and then turn off. The first transistor drives the output to a high state to assist in the rising transition. The circuit also includes a second subcircuit that causes a second transistor that is coupled to the circuit's output to turn on during a falling transition and then turn off. The second transistor drives the output to a low state to assist in the falling transition.
    Type: Application
    Filed: June 28, 2004
    Publication date: December 8, 2005
    Inventors: Robert Masleid, Andre Kowalczyk
  • Publication number: 20050270069
    Abstract: A circuit for assisting signal transitions on a wire, and a method thereof. A first subcircuit causes a first transistor that is coupled to the circuit's output to turn on during a rising transition and drive the output to a high state to assist in the rising transition. A second subcircuit causes a second transistor that is coupled to the circuit's output to turn on during a falling transition and drive the output to a low state to assist in the falling transition. A third subcircuit resets elements of the first subcircuit. The first subcircuit operates above a first voltage threshold and the third subcircuit operates below the first voltage threshold. A fourth subcircuit resets elements of the second subcircuit. The second subcircuit operates below a second voltage threshold and the fourth subcircuit operates above the second voltage threshold.
    Type: Application
    Filed: June 28, 2004
    Publication date: December 8, 2005
    Inventors: Robert Masleid, Vatsal Dholabhai, Christian Klingner
  • Patent number: 5815687
    Abstract: A domino logic simulator for a CMOS domino logic circuit seeds all logic circuits under test with an "X" state before initialization of a special simulator machine cycle devoted to validating all pre-charge circuits in each stage of the CMOS domino logic circuit. In the special machine cycle, each stage of the circuit receives a discrete clock signal which is applied to the pre-charge and logic devices in precharge and evaluation phase sequences. The clock phase sequences in each stage propagate the "X" state at each logic circuit through the succeeding stages to provide an "X" output for the machine cycle, except a "0" state is provided as an output at the end of the machine cycle if the precharge circuit in each stage is functioning properly during the precharge sequences of the clock cycle applied to the stage. A clocked delay reset circuit in each stage provides the output of the stage. A static logic device in each stage saves power in transferring the output of a stage to a succeeding stage.
    Type: Grant
    Filed: September 19, 1996
    Date of Patent: September 29, 1998
    Assignee: International Business Machines Corporation
    Inventors: Robert Masleid, Wolfgang Roesner, Amy May Tuvell