Patents by Inventor Robert P. Jurgilewicz

Robert P. Jurgilewicz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8627132
    Abstract: An apparatus and method for event synchronization. One or more devices that have a plurality of events to be carried out in a scheduled order in time are connected to a single shared time position clock (TPCLK). There are one or more sequencing controllers coupled with the one or more devices and configured to control the timing of high and low states of the shared TPCLK in accordance with the scheduled order. The synchronization among the plurality of events in the scheduled order is achieved based on the high and low states of the shared TPCLK and such synchronization of the plurality of events in the scheduled order is operated without the presence of master and slave devices.
    Type: Grant
    Filed: December 22, 2009
    Date of Patent: January 7, 2014
    Assignee: Linear Technology Corporation
    Inventors: Robert P. Jurgilewicz, Roger Aaron Zemke
  • Publication number: 20100169695
    Abstract: An apparatus and method for event synchronization. One or more devices that have a plurality of events to be carried out in a scheduled order in time are connected to a single shared time position clock (TPCLK). There are one or more sequencing controllers coupled with the one or more devices and configured to control the timing of high and low states of the shared TPCLK in accordance with the scheduled order. The synchronization among the plurality of events in the scheduled order is achieved based on the high and low states of the shared TPCLK and such synchronization of the plurality of events in the scheduled order is operated without the presence of master and slave devices.
    Type: Application
    Filed: December 22, 2009
    Publication date: July 1, 2010
    Inventors: Robert P. Jurgilewicz, Roger Aaron Zemke
  • Patent number: 7292076
    Abstract: A low voltage pull-down circuit for maintaining a node at a logic LOW voltage is provided. When a logic LOW is desired, the circuit provides a low-impedance path from the node to ground. The node may be pulled-up to a logic HIGH voltage, for example, by removing the low-impedance path and allowing a voltage source to reach the node through a resistor or transistor. A low voltage pull-down circuit may be provided in a power supervision circuit for systems that operate with, for example, low power conditions. The open-drain node is utilized as a power-on-reset node that provides a LOW logic signal to a system when the power being supplied to the system is below a predetermined voltage threshold.
    Type: Grant
    Filed: August 9, 2005
    Date of Patent: November 6, 2007
    Assignee: Linear Technology Corporation
    Inventors: Robert P Jurgilewicz, Victor F Fleury, Roger Zemke
  • Patent number: 6949965
    Abstract: A low voltage pull-down circuit for maintaining a node at a logic LOW voltage is provided. When a logic LOW is desired, the circuit provides a low-impedance path from the node to ground. The node may be easily pulled-up to a logic HIGH voltage, for example, by simply removing the low-impedance path and allowing a voltage source to reach the node through a resistor or transistor.
    Type: Grant
    Filed: December 2, 2003
    Date of Patent: September 27, 2005
    Assignee: Linear Technology Corporation
    Inventors: Robert P. Jurgilewicz, Victor F. Fleury, Roger Zemke