Patents by Inventor Robert P. Ma

Robert P. Ma has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8853091
    Abstract: A method for manufacturing a semiconductor die may have the steps of:—Providing a semiconductor substrate;—Processing the substrate to a point where shallow trench isolation (STI) can be formed;—Depositing at least one underlayer having a predefined thickness on the wafer;—Depositing a masking layer on top of the underlayer;—Shaping the masking layer to have areas of predefined depths;—Applying a photolithograthy process to expose all the areas where the trenches are to be formed; and—Etching the wafer to form silicon trenches wherein the depth of a trench depends on the location with respect to the masking layer area.
    Type: Grant
    Filed: January 12, 2010
    Date of Patent: October 7, 2014
    Assignee: Microchip Technology Incorporated
    Inventors: Justin H. Sato, Brian Hennes, Greg Stom, Robert P. Ma, Walter E. Lundy
  • Publication number: 20100184295
    Abstract: A method for manufacturing a semiconductor die may have the steps of:—Providing a semiconductor substrate;—Processing the substrate to a point where shallow trench isolation (STI) can be formed;—Depositing at least one underlayer having a predefined thickness on the wafer;—Depositing a masking layer on top of the underlayer;—Shaping the masking layer to have areas of predefined depths;—Applying a photolithograthy process to expose all the areas where the trenches are to be formed; and—Etching the wafer to form silicon trenches wherein the depth of a trench depends on the location with respect to the masking layer area.
    Type: Application
    Filed: January 12, 2010
    Publication date: July 22, 2010
    Inventors: Justin H. Sato, Brian Hennes, Greg Stom, Robert P. Ma, Walter E. Lundy
  • Patent number: 6432773
    Abstract: A merged two transistor memory cell of an EEPROM, and method of fabricating same, is provided. The memory cell includes a substrate and insulating layer formed on the substrate. It also includes a memory transistor having a floating gate and a control gate, and a select transistor having a gate that is shared with the memory transistor. The memory cell is configured so that the shared gate serves both as the control gate of the memory transistor and the wordline of the select transistor. The memory cell further includes an ONO stack film that is disposed between the floating gate and the shared gate. In fabricating the memory, the ONO stack film is formed adjacent to the top and side surfaces of the floating gate. The ONO stack film is also formed so as not to be interposed between a potion of the shared gate that is adjacent to the substrate and the insulating layer.
    Type: Grant
    Filed: April 8, 1999
    Date of Patent: August 13, 2002
    Assignee: Microchip Technology Incorporated
    Inventors: Donald S. Gerber, Neil Deutscher, Robert P. Ma
  • Patent number: 5956589
    Abstract: A method is disclosed for forming narrow thermal silicon dioxide side isolation regions in a semiconductor substrate and MOS or CMOS semiconductor devices fabricated by this method. A thin oxynitride lateral diffusion barrier to oxygen is used in conjunction with a polysilicon buffering stress relief layer on the surface of a semiconductor substrate prior to the field oxidation process to restrict lateral silicon dioxide expansion thereby permitting the creation of narrow thermal silicon dioxide side isolation regions in the semiconductor substrate.
    Type: Grant
    Filed: September 5, 1997
    Date of Patent: September 21, 1999
    Assignee: Microchip Technology Incorporated
    Inventors: Roger D. St. Amand, Neil F. Deutscher, Robert P. Ma