Patents by Inventor Robert S. DiNitto

Robert S. DiNitto has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4625203
    Abstract: The present invention includes a microprocessor which acts to generate groups of its signals from its read only memory (ROM) thereby forming character representations of groups of coded signals, such as ASCII coded signals, coming from a main data processing device. The groups of bit signals are temporarily stored in a buffer which at a subsequent time transmits, in parallel, groups of said bit signals to a bit map memory through some logic circuitry. The group, or block, transfer of said bit signals in parallel, occurs during horizontal or vertical blank periods. The parallel transfer during the blank periods provides part of the basis for acceleration of the data to a display device as compared with the prior art. In addition, the microprocessor provides address information signals to a graphic display controller, which in turn provides starting addresses, for the locations of the bit signals.
    Type: Grant
    Filed: October 18, 1983
    Date of Patent: November 25, 1986
    Assignee: Digital Equipment Corporation
    Inventors: Robert S. DiNitto, Thomas C. Porcher, John W. Eng, Charles S. Namias, David B. Hughes
  • Patent number: 4611202
    Abstract: The present invention is employed in a system which has a bit map memory connected to a CRT display device and the CRT display device can display a fixed region of information and a scrollable region of information. In a preferred embodiment, the system uses a graphic display control circuit to change starting addresses and length ending values of the fixed and scrollable regions in the bit map memory. By changing the starting address one scan line per frame, without any actual transfer of data in memory, from one location to another location, the present system effects a "smooth" scroll. The system is able to scroll upward and downward. The system uses logic circuitry to load an off screen segment of the bit map memory with additional scrollable information, so that (in an upward scroll load) as a top line of the scrollable information region is no longer displayed, new information will be displayed at the bottom line of said scrollable region.
    Type: Grant
    Filed: October 18, 1983
    Date of Patent: September 9, 1986
    Assignee: Digital Equipment Corporation
    Inventors: Robert S. DiNitto, Thomas C. Porcher, John W. Eng