Patents by Inventor Robert Steimle

Robert Steimle has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080105945
    Abstract: An integrated circuit and method of forming an integrated circuit having a memory portion minimizes an amount of oxidation of nanocluster storage elements in the memory portion. A first region of the integrated circuit has non-memory devices, each having a control electrode or gate formed of a single conductive layer of material. A second region of the integrated circuit has a plurality of memory cells, each having a control electrode of at least two conductive layers of material that are positioned one overlying another. The at least two conductive layers are at substantially a same electrical potential when operational and form a single gate electrode. In one form each memory cell gate has two polysilicon layers overlying a nanocluster storage layer.
    Type: Application
    Filed: December 26, 2007
    Publication date: May 8, 2008
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Robert Steimle, Ramachandran Muralidhar, Bruce White
  • Publication number: 20080087954
    Abstract: A semiconductor device includes a substrate (12), a first insulating layer (14) over a surface of the substrate (12), a layer of nanocrystals (13) over a surface of the first insulating layer (14), a second insulating layer (15) over the layer of nanocrystals (13). A nitriding ambient is applied to the second insulating layer (15) to form a barrier to further oxidation when a third insulating layer (22) is formed over the substrate (12). The nitridation of the second insulating layer (15) prevents oxidation or shrinkage of the nanocrystals and an increase in the thickness of the first insulating layer 14 without adding complexity to the process flow for manufacturing the semiconductor device (10).
    Type: Application
    Filed: December 12, 2007
    Publication date: April 17, 2008
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Sangwoo Lim, Robert Steimle
  • Publication number: 20070218631
    Abstract: A method for forming a semiconductor device includes forming a first gate electrode over a semiconductor substrate, wherein the first gate electrode comprises silicon and forming a second gate electrode over the semiconductor substrate and adjacent the first gate electrode, wherein the second gate electrode comprises silicon. Nanoclusters are present in the first gate electrode. A peripheral transistor area is formed devoid of nanoclusters.
    Type: Application
    Filed: March 15, 2006
    Publication date: September 20, 2007
    Inventors: Erwin Prinz, Ko-Min Chang, Robert Steimle
  • Publication number: 20070218633
    Abstract: A memory device is formed on a semiconductor substrate. A select gate electrode and a control gate electrode are formed adjacent to one another. One of either the select gate electrode or the control gate electrodes is recessed with respect to the other. The recess allows for a manufacturable process with which to form silicided surfaces on both the select gate electrode and the control gate electrode.
    Type: Application
    Filed: March 15, 2006
    Publication date: September 20, 2007
    Inventors: Erwin Prinz, Ko-Min Chang, Robert Steimle
  • Publication number: 20070077705
    Abstract: A split gate memory cell has a select gate, a control gate, and a charge storage structure. The select gate includes a first portion located over the control gate and a second portion not located over the control gate. In one example, the first portion of the select gate has a sidewall aligned with a sidewall of the control gate and aligned with a sidewall of the charge storage structure. In one example, the control gate has a p-type conductivity. In one example, the gate can be programmed by a hot carrier injection operation and can be erased by a tunneling operation.
    Type: Application
    Filed: September 30, 2005
    Publication date: April 5, 2007
    Inventors: Erwin Prinz, Michael Sadd, Robert Steimle
  • Publication number: 20060211199
    Abstract: A method for removing nanoclusters from a semiconductor device includes etching a selected portion of an insulating layer, flowing a reducing gas over the semiconductor device at a temperature in a range of 400-900 degrees Celsius, and flowing a gas comprising halogen over the semiconductor device a temperature in a range of 400-900 degrees Celsius. In another form, a method for removing the nanoclusters includes implanting germanium or nitrogen into the nanoclusters, etching a selected portion of the insulating layer using a dry etch process, and removing the layer of nanoclusters using a wet etch process that is selective to an insulating layer.
    Type: Application
    Filed: March 16, 2005
    Publication date: September 21, 2006
    Inventors: Rajesh Rao, Ramachandran Muralidhar, Robert Steimle
  • Publication number: 20060194438
    Abstract: A plurality of memory cell devices is formed by using an intermediate dual polysilicon-nitride control electrode stack overlying nanoclusters. The stack includes a first-formed polysilicon-nitride layer and a second-formed polysilicon-containing layer. The second-formed polysilicon-containing layer is removed from areas containing the plurality of memory cells. In one form the second-formed polysilicon-containing layer also contains a nitride portion which is also removed, thereby leaving the first-formed polysilicon-nitride layer for the memory cell devices. In another form the second-formed ploysilicon-containing layer does not contain nitride and a nitride portion of the first-formed polysilicon-nitride layer is also removed. In the latter form a subsequent nitride layer is formed over the remaining polysilicon layer. In both forms a top portion of the device is protected from oxidation, thereby preserving size and quality of underlying nanoclusters.
    Type: Application
    Filed: June 25, 2004
    Publication date: August 31, 2006
    Inventors: Rajesh Rao, Ramachandran Muralidhar, Robert Steimle, Gowrishankar Chindalore
  • Publication number: 20060166493
    Abstract: A semiconductor device includes a substrate (12), a first insulating layer (14) over a surface of the substrate (12), a layer of nanocrystals (13) over a surface of the first insulating layer (14), a second insulating layer (15) over the layer of nanocrystals (13). A nitriding ambient is applied to the second insulating layer (15) to form a barrier to further oxidation when a third insulating layer (22) is formed over the substrate (12). The nitridation of the second insulating layer (15) prevents oxidation or shrinkage of the nanocrystals and an increase in the thickness of the first insulating layer 14 without adding complexity to the process flow for manufacturing the semiconductor device (10).
    Type: Application
    Filed: January 26, 2005
    Publication date: July 27, 2006
    Inventors: Sangwoo Lim, Robert Steimle
  • Publication number: 20060160311
    Abstract: An integrated circuit is formed by identifying multiple regions, each having transistors that have a gate oxide thickness that differs between the multiple regions. One of the regions includes transistors having a nanocluster layer and another of the regions includes transistors with a thin gate oxide used for logic functions. Formation of the gate oxides of the transistors is sequenced based upon the gate oxide thickness and function of the transistors. Thin gate oxides for at least one region of transistors are formed after the formation of gate oxides for the region including the transistors having the nanocluster layer.
    Type: Application
    Filed: January 14, 2005
    Publication date: July 20, 2006
    Inventors: Rajesh Rao, Robert Steimle
  • Publication number: 20060105522
    Abstract: An integrated circuit and method of forming an integrated circuit having a memory portion minimizes an amount of oxidation of nanocluster storage elements in the memory portion. A first region of the integrated circuit has non-memory devices, each having a control electrode or gate formed of a single conductive layer of material. A second region of the integrated circuit has a plurality of memory cells, each having a control electrode of at least two conductive layers of material that are positioned one overlying another. The at least two conductive layers are at substantially a same electrical potential when operational and form a single gate electrode. In one form each memory cell gate has two polysilicon layers overlying a nanocluster storage layer.
    Type: Application
    Filed: November 12, 2004
    Publication date: May 18, 2006
    Inventors: Robert Steimle, Ramachandran Muralidhar, Bruce White
  • Publication number: 20060030105
    Abstract: In one embodiment, a method for discharging a semiconductor device includes providing a semiconductor substrate, forming a hole blocking dielectric layer over the semiconductor substrate, forming nanoclusters over the hole blocking dielectric layer, forming a charge trapping layer over the nanoclusters, and applying an electric field to the nanoclusters to discharge the semiconductor device. Applying the electric field may occur while applying ultraviolet (UV) light. In one embodiment, the hole blocking dielectric layer comprises forming the hole blocking dielectric layer having a thickness greater than approximately 50 Angstroms.
    Type: Application
    Filed: August 6, 2004
    Publication date: February 9, 2006
    Inventors: Erwin Prinz, Ramachandran Muralidhar, Rajesh Rao, Michael Sadd, Robert Steimle, Craig Swift, Bruce White
  • Publication number: 20050287729
    Abstract: In one embodiment, a method of forming a nanocluster charge storage device is provided. A first region of a semiconductor device is identified for locating one or more non-charge storage devices. A second region of the semiconductor device is identified for locating one or more charge storage devices. A gate oxide to be used as a gate insulator of the one or more non-charge storage devices is formed in the first region of the semiconductor device, and a nanocluster charge storage layer is subsequently formed in the second region of the semiconductor device. This may allow for improved integration of charge storage and non-charge storage devices. For example, since the nanoclusters are formed after formation of the gate oxide for the non-charge storage device, the nanoclusters are not exposed to an oxidizing ambient which could potentially reduce their size and increase the thickness of the underlying tunnel dielectric layer.
    Type: Application
    Filed: June 25, 2004
    Publication date: December 29, 2005
    Inventor: Robert Steimle
  • Publication number: 20050191808
    Abstract: Nanoclusters are blanket deposited on an integrated circuit and then removed from regions where the nanoclusters are not desired. A sacrificial layer is formed in those regions where the nanoclusters are not desired prior to the blanket deposition. The nanoclusters and the sacrificial layer are then removed. In one form, the sacrificial layer includes a deposited nitride containing or oxide containing layer. Alternatively, the sacrificial layer includes at least one of a pad oxide or a pad nitride layer previously used to form isolation regions in the substrate. Nanocluster devices and non-nanocluster devices may then be integrated onto the same integrated circuit. The use of a sacrificial layer protects underlying layers thereby preventing the degradation of performance of the subsequently formed non-nanocluster devices.
    Type: Application
    Filed: February 26, 2004
    Publication date: September 1, 2005
    Inventors: Robert Steimle, Jane Yater, Gowrishankar Chindalore, Craig Swift, Steven Anderson, Ramachandran Muralidhar
  • Publication number: 20050059213
    Abstract: A process of forming a device with nanoclusters. The process includes forming nanoclusters (e.g. silicon nanocrystals) and forming an oxidation barrier layer over the nanoclusters to inhibit oxidizing agents from oxidizing the nanoclusters during a subsequent formation of a dielectric of the device. At least a portion of the oxidation barrier layer is removed after the formation of the dielectric. In one example, the device is a memory wherein the nanoclusters are utilized as charge storage locations for charge storage transistors of the memory. In this example, the oxidation barrier layer protects the nanoclusters from oxidizing agents due to the formation of gate dielectric for high voltage transistors of the memory.
    Type: Application
    Filed: September 16, 2003
    Publication date: March 17, 2005
    Inventors: Robert Steimle, Ramachandran Muralidhar, Wayne Paulson, Rajesh Rao, Bruce White, Erwin Prinz
  • Publication number: 20050057964
    Abstract: A memory having gate structures adjacent opposing sidewalls of a semiconductor structure including a channel region and a plurality of charge storage locations between the gate structures and the opposing sidewalls. The channel region is located between two current terminal regions, which in one example serve as the source/drain regions. A memory cell can be implemented in an array of memory cells wherein one gate structure is coupled to one word line and the other gate structure is coupled to another word line. In one example, each cell includes four charge storage locations, each for storing one bit of data.
    Type: Application
    Filed: May 22, 2003
    Publication date: March 17, 2005
    Inventors: Leo Mathew, Robert Steimle, Ramachandran Muralidhar
  • Publication number: 20040087163
    Abstract: A magnetic clad bit line structure (274) for a magnetic memory element and its method of formation are disclosed. The magnetic clad bit line structure (274) extends within a trench (258) and includes a conductive material (250), magnetic cladding sidewalls (262) and a magnetic cladding capping layer (272). The magnetic cladding sidewalls (262) are formed by sputtering a material within the trench (258) and selectively resputtering the material deposited at the bottom of the trench (258) onto the adjacent sidewalls of the trench (258).
    Type: Application
    Filed: October 30, 2002
    Publication date: May 6, 2004
    Inventors: Robert Steimle, Valli Arunachalam, Mark V. Raymond, Peter L. G. Ventzek, Carole Barron