Patents by Inventor Roberto Maurizio Gonella

Roberto Maurizio Gonella has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8264235
    Abstract: The present invention relates to a test structure that comprises at least two devices under test DUT, which respectively have a first electrical device resistance in a non-defect state and a second electrical device resistance in defect state, the first being higher than the second electrical device resistance. In the test structure the DUTs are connected in parallel to a first test contact pad via a first conducting line and connected in parallel to a second test contact pad via a second conducting line, and respectively connected to the first conducting line via respective first test resistors, which have known respective electrical test resistances, such that a total electrical resistance between the first an second test contact pads is indicative of the number of DUTs, which have the second electrical device resistance. The test structure allows testing a larger number of DUTs in parallel in a single measurement.
    Type: Grant
    Filed: October 26, 2007
    Date of Patent: September 11, 2012
    Assignee: NXP B.V.
    Inventors: Dirk Kenneth De Vries, Roberto Maurizio Gonella
  • Patent number: 7989914
    Abstract: An anti-fuse cell includes a standard MOS transistor of an integrated circuit, with source and drain regions covered with a metal silicide layer and at least one track of a resistive layer at least partially surrounding the MOS transistor, and adapted to pass a heating current such that the metal of said metal silicide diffuses across drain and/or source junctions.
    Type: Grant
    Filed: December 23, 2005
    Date of Patent: August 2, 2011
    Assignees: STMicroelectronics Crolles 2 SAS, Koninklijke Philips Electronics N.V.
    Inventors: Bertrand Borot, Roberto Maurizio Gonella, Sébastien Fabre
  • Publication number: 20100187638
    Abstract: An anti-fuse cell includes a standard MOS transistor of an integrated circuit, with source (7) and drain (8) regions covered with a metal silicide layer (12, 13), and at least one track (24) of a resistive layer at least partially surrounding said MOS transistor, and adapted to pass a heating current such that the metal of said metal silicide diffuses across drain and/or source junctions.
    Type: Application
    Filed: December 23, 2005
    Publication date: July 29, 2010
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS N.V.
    Inventors: Bertrand Borot, Roberto Maurizio Gonella, Sebastien Fabre
  • Publication number: 20100060292
    Abstract: The present invention relates to a test structure that comprises at least two devices under test DUT, which respectively have a first electrical device resistance in a non-defect state and a second electrical device resistance in defect state, the first being higher than the second electrical device resistance. In the test structure the DUTs are connected in parallel to a first test contact pad via a first conducting line and connected in parallel to a second test contact pad via a second conducting line, and respectively connected to the first conducting line via respective first test resistors, which have known respective electrical test resistances, such that a total electrical resistance between the first an second test contact pads is indicative of the number of DUTs, which have the second electrical device resistance. The test structure allows testing a larger number of DUTs in parallel in a single measurement.
    Type: Application
    Filed: October 26, 2007
    Publication date: March 11, 2010
    Applicant: NXP, B.V.
    Inventors: Dirk Kenneth De Vries, Roberto Maurizio Gonella
  • Publication number: 20090102014
    Abstract: An anti-fuse cell includes a standard MOS transistor of an integrated circuit, with source and drain regions covered with a metal silicide layer and at least one track of a resistive layer at least partially surrounding the MOS transistor, and adapted to pass a heating current such that the metal of said metal silicide diffuses across drain and/or source junctions.
    Type: Application
    Filed: December 23, 2005
    Publication date: April 23, 2009
    Applicants: STMicroelectronics Crolles 2 SAS, France and Koninklijke Philips Electronics N.V.
    Inventors: Bertrand Borot, Roberto Maurizio Gonella, Sebastien Fabre