Patents by Inventor Roderick M. West

Roderick M. West has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5280616
    Abstract: In a logic circuit having clocked state latches and combinatorial logic for functional processing of a task in response to functional clocking of the state latches, the state latches are additionally interconnected to form a scannable chain of latches, and task switching logic is provided for suspending task processing by interrupting the functional clocking of the state latches and, during such suspension, scanning the state latches such that existing contents of the state latches defining a task state can be saved from the state latches or new contents defining a task state can be loaded into the state latches. The invention provides an efficient means for switching tasks being performed by a logic circuit in a multiprocessing enviornment.
    Type: Grant
    Filed: May 26, 1992
    Date of Patent: January 18, 1994
    Assignee: International Business Machines Corporation
    Inventors: Nicholas D. Butler, Malcolm D. Buttimer, Brian C. Homewood, Steven P. Larky, Roderick M. West, Paolo G. Sidoli
  • Patent number: 5210723
    Abstract: In a memory addressable by row and by column and operable in page mode whereby multiple column cycles are performed within a single row cycle, an arrangement is provided for stepping the row address for selected column cycles whereby sustained page mode operation can be provided throughout memory address space. Preferably, stepping occurs in response to a row change signal supplied when a column address strobe becomes active and the direction of stepping is determined by a mode signal supplied when a row address strobe becomes active. Memory segmentation is employed to facilitate simultaneous activation and restoring of multiple rows.
    Type: Grant
    Filed: October 31, 1990
    Date of Patent: May 11, 1993
    Assignee: International Business Machines Corporation
    Inventors: Matthew D. Bates, Adrian C. Gay, Roderick M. West, Todd Williams
  • Patent number: 5081607
    Abstract: A digital arithmetic logic unit in which the carry chain is subdivided into a series of bit fields allowing independent and simultaneous data manipulation to be undertaken in each of the bit fields. Division of the carry chain is achieved via a carry chain selector consisting of a series of multiplexers, one being placed between each pair of adjacent stages of the carry chain. Each multiplexer has two data inputs, one of which forms the carry to the next stage of the carry chain. The carry selected either continues the computation or defines the end of one bit field and provides the least significant carry-in bit to the next bit field. This selection of the carry by the multiplexer is under control of a programmable register, thus allowing variable division of the carry chain.
    Type: Grant
    Filed: February 23, 1990
    Date of Patent: January 14, 1992
    Assignee: International Business Machines Corporation
    Inventors: Matthew D. Bates, Nicholas D. Butler, Adrian C. Gay, Jong H. Kim, Roderick M. West
  • Patent number: 4549118
    Abstract: A step waveform generator includes a cup and bucket circuit in which charging and discharging a cup capacitor (C1) with predetermined units of charge is achieved, in response to a train of pulses supplied to its input terminal (1), by means of an operational amplifier (2) continuously monitoring the voltage across the cup capacitor and alternately supplying charging current and discharging current from a first and second constant current source (I1 and I2) respectively via separate feedback loops (T3, T2 and T4, T7, T6) of the amplifier. The constant currents, or multiples or sub-multiples of the constant currents, providing each individual unit of charge, are generated by current mirrors (T8, T9, T10) and added sequentially to a bucket capacitor C2. The size of each individual step of the resultant voltage waveform derived from the bucket capacitor and appearing at output terminal 4 depends upon the combination of mirrored increments of current selected by switch (S1, S2) and added to the bucket capacitor.
    Type: Grant
    Filed: March 30, 1984
    Date of Patent: October 22, 1985
    Assignee: International Business Machines Corporation
    Inventors: Terence G. Cole, Roderick M. West