Patents by Inventor Rodger F. Schuttert

Rodger F. Schuttert has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9838165
    Abstract: A method of testing a data transmission and reception system comprises sending a test signal from a transmitter (14) of the system to a receiver (12) of the system, and analyzing the received signal. A duty cycle relationship is varied between the test signal and the timing signal used by the receiver of the system, and the effect of the duty cycle variation is analyzed. Varying the duty cycle relationship provides duty cycle distortion (DCD), and this can be considered as a form of embedded jitter insertion. This type of jitter can be measured relatively easily.
    Type: Grant
    Filed: July 12, 2006
    Date of Patent: December 5, 2017
    Assignee: NXP B.V.
    Inventors: Rodger F. Schuttert, Geertjan Joordens, Willem F. Slendebroek
  • Patent number: 7671618
    Abstract: An integrated circuit (IC) comprises a plurality of analog stages (10a-c), each of the analog stages being conductively coupled to a power supply (20; 20a-c), and being conductively coupled to each other by a signal path (12); and a test arrangement for testing the plurality of analog stages, the test arrangement comprising input means such as an analog bus (40) coupled to a signal path input of each analog stage from the plurality of analog stages, output means such as a further analog bus (50) for communicating a test result to an output of the integrated circuit, switching means such as a plurality of switches (36) in the biasing infrastructure of the IC for selectively disabling an analog stage, and control means such a shift register (60) for controlling the switching means. Consequently, the analog stages of the IC can be tested and debugged in isolation without the need for switches in the signal path through the cores.
    Type: Grant
    Filed: October 20, 2006
    Date of Patent: March 2, 2010
    Assignee: NXP B.V.
    Inventors: Amir Zjajo, Hendrik J Bergveld, Rodger F Schuttert, Jose De Jesus Pineda De Gyvez
  • Publication number: 20090134904
    Abstract: An integrated circuit (IC) comprises a plurality of analog stages (10a-c), each of the analog stages being conductively coupled to a power supply (20; 20a-c), and being conductively coupled to each other by a signal path (12); and a test arrangement for testing the plurality of analog stages, the test arrangement comprising input means such as an analog bus (40) coupled to a signal path input of each analog stage from the plurality of analog stages, output means such as a further analog bus (50) for communicating a test result to an output of the integrated circuit, switching means such as a plurality of switches (36) in the biasing infrastructure of the IC for selectively disabling an analog stage, and control means such a shift register (60) for controlling the switching means. Consequently, the analog stages of the IC can be tested and debugged in isolation without the need for switches in the signal path through the cores.
    Type: Application
    Filed: October 20, 2006
    Publication date: May 28, 2009
    Applicant: NXP B.V.
    Inventors: Amir Zjajo, Hendrik J. Bergveld, Rodger F. Schuttert, Jose De Jesus Pineda De Gyvez
  • Publication number: 20090105978
    Abstract: A method of testing a data transmission and reception system comprises sending a test signal from a transmitter (14) of the system to a receiver (12) of the system, and analyzing the received signal. A duty cycle relationship is varied between the test signal and the timing signal used by the receiver of the system, and the effect of the duty cycle variation is analyzed. Varying the duty cycle relationship provides duty cycle distortion (DCD), and this can be considered as a form of embedded jitter insertion. This type of jitter can be measured relatively easily.
    Type: Application
    Filed: July 12, 2006
    Publication date: April 23, 2009
    Applicant: NXP B.V.
    Inventors: Rodger F. Schuttert, Geertjan Joordens, Willem F. Slendebroek
  • Patent number: 6297643
    Abstract: The invention relates to a method of testing interconnections in integrated circuit (IC) assemblies. Hereto, a test signal is applied to an IC pin (110) providing an input terminal to the interconnection. In known methods, such as the boundary-scan method, a response signal is measured on an output terminal of the interconnection, provided by a further IC pin. According to the invention, however, a response signal is evaluated which is generated on the same terminal (110) as to which the test signal is applied. This has the advantage that the method of the invention can be applied when only one end of the interconnect to be tested can be supplied with appropriate test hardware. The method is particularly suited for testing a capacitance (195) between an IC pin (110) and a supply line, e.g. a ground line.
    Type: Grant
    Filed: February 1, 1999
    Date of Patent: October 2, 2001
    Assignee: U.S. Philips Corporation
    Inventors: Franciscus G. M. De Jong, Mathias N. M. Muris, Rodger F. Schuttert, Johannes De Wilde
  • Publication number: 20010013781
    Abstract: The invention relates to a method of testing interconnections in integrated circuit (IC) assemblies. Hereto, a test signal is applied to an IC pin (110) providing an input terminal to the interconnection. In known methods, such as the boundary-scan method, a response signal is measured on an output terminal of the interconnection, provided by a further IC pin. According to the invention, however, a response signal is evaluated which is generated on the same terminal (110) as to which the test signal is applied. This has the advantage that the method of the invention can be applied when only one end of the interconnect to be tested can be supplied with appropriate test hardware. The method is particularly suited for testing a capacitance (195) between an IC pin (110) and a supply line, e.g. a ground line.
    Type: Application
    Filed: February 1, 1999
    Publication date: August 16, 2001
    Inventors: FRANCISCUS G.M. DE JONG, MATHIAS N.M. MURIS, RODGER F. SCHUTTERT, JOHANNES DE WILDE
  • Patent number: 5781559
    Abstract: A testable circuit comprises a signal path having a time-dependent response behavior (for example, a high-pass filter behavior). The signal path is tested for faults. To this end, the circuit is switched to a test mode in which the signal path is isolated from other signal paths. Subsequently, a test signal containing a signal transition is applied to the input of the signal path and it is tested whether the signal on the output of the signal path at any instant exceeds a threshold level during a predetermined time interval after the transition. The result is loaded into a register and read from the circuit.
    Type: Grant
    Filed: October 18, 1996
    Date of Patent: July 14, 1998
    Assignee: U.S. Philips Corporation
    Inventors: Mathias N. M. Muris, Franciscus G. M. De Jong, Johannes De Wilde, Rodger F. Schuttert