Patents by Inventor Rodney Ruesch

Rodney Ruesch has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9104343
    Abstract: Processor clock signals are generated for each processor in a HPC system, such that all the processor clock signals are of the same frequency. Furthermore, as part of a startup (boot) procedure, a process sets all time stamp counters (TSCs) of the processors, such they indicate identical times. Each blade of the HPC system recovers a recovered clock signal from a synchronous communication network, to which the blade is coupled. The blade generates a processor clock from the recovered clock signal and provides the processor clock to processor(s) on the blade. Each chassis is coupled to a second, system-wide, synchronous communication network, and each chassis synchronizes its chassis synchronous communication network with the system-wide synchronous communication system. Thus, all the processor clock signals are generated with the same frequency.
    Type: Grant
    Filed: March 13, 2013
    Date of Patent: August 11, 2015
    Assignee: Silicon Graphics International Corp.
    Inventors: Rodney A. Ruesch, Eric C. Fromm, Robert W. Cutler, Richard G. Finstad, Dale R. Purdy, Brian J. Johnson, John F. Steiner
  • Publication number: 20140281656
    Abstract: Processor clock signals are generated for each processor in a HPC system, such that all the processor clock signals are of the same frequency. Furthermore, as part of a startup (boot) procedure, a process sets all time stamp counters (TSCs) of the processors, such they indicate identical times. Each blade of the HPC system recovers a recovered clock signal from a synchronous communication network, to which the blade is coupled. The blade generates a processor clock from the recovered clock signal and provides the processor clock to processor(s) on the blade. Each chassis is coupled to a second, system-wide, synchronous communication network, and each chassis synchronizes its chassis synchronous communication network with the system-wide synchronous communication system. Thus, all the processor clock signals are generated with the same frequency.
    Type: Application
    Filed: March 13, 2013
    Publication date: September 18, 2014
    Applicant: Silicon Graphics International Corp.
    Inventors: Rodney A. Ruesch, Eric C. Fromm, Robert W. Cutler, Richard G. Finstad, Dale R. Purdy, Brian J. Johnson, John F. Steiner
  • Patent number: 7327167
    Abstract: This document discusses, among other things, a circuit for selectively engaging an output section based on a received data signal. The output is driven to a high-impedance state in anticipation of a possible change in driving agent. An output section includes active transistor elements and a pre-driver.
    Type: Grant
    Filed: April 28, 2005
    Date of Patent: February 5, 2008
    Assignee: Silicon Graphics, Inc.
    Inventor: Rodney Ruesch
  • Patent number: 7248635
    Abstract: The present invention is directed toward a communications channel comprising a link level protocol, a driver, a receiver, and a canceller/equalizer. The link level protocol provides logic for DC-free signal encoding and recovery as well as supporting many features including CRC error detection and message resend to accommodate infrequent bit errors across the medium. The canceller/equalizer provides equalization for destabilized data signals and also provides simultaneous bi-directional data transfer. The receiver provides bit deskewing by removing synchronization error, or skewing, between data signals. The driver provides impedance controlling by monitoring the characteristics of the communications medium, like voltage or temperature, and providing a matching output impedance in the signal driver so that fewer distortions occur while the data travels across the communications medium.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: July 24, 2007
    Assignee: Silicon Graphics, Inc.
    Inventors: Michael R. Arneson, Terrance L. Bowman, Frank N. Cornett, John F. DeRyckere, Brian T. Hillert, Philip N. Jenkins, Nan Ma, Joseph M. Placek, Rodney Ruesch, Gregory M. Thorson
  • Publication number: 20060244486
    Abstract: This document discusses, among other things, a circuit for selectively engaging an output section based on a received data signal. The output is driven to a high-impedance state in anticipation of a possible change in driving agent. An output section includes active transistor elements and a pre-driver.
    Type: Application
    Filed: April 28, 2005
    Publication date: November 2, 2006
    Inventor: Rodney Ruesch
  • Patent number: 6864706
    Abstract: A driver operable with two power supplies, and provides, among other things, a high data communication rate, stabilized operating parameters including voltage output high, voltage output low, and on resistance, and edge rate over a wide range of variations in manufacturing process, operating voltages and temperature.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: March 8, 2005
    Assignee: Silicon Graphics, Inc.
    Inventor: Rodney Ruesch
  • Patent number: 6839856
    Abstract: A bus interface circuit and method for reliable data capture in the presence of bus-master changeovers and/or for synchronizing received data to an internal clock signal, wherein the received data includes a strobe. Since the strobe may have a delay that is unknown (due to varying distances from the driver, clock jitter, and/or other causes), it is important to re-synchronize to the internal clock, and to do so with the smallest delay possible. This synchronization is provided in a way that also eliminates potential problems due to bus-master changeover, and in a way that minimizes time-critical signal generation. One aspect provides a method and/or apparatus for reliable data capture.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: January 4, 2005
    Assignee: Silicon Graphics, Inc.
    Inventors: Eric C. Fromm, Rodney Ruesch
  • Patent number: 6771517
    Abstract: Apparatus and methods for reducing circuit board flexing is presented. The apparatus is fastened to a printed circuit board to provide rigid support for reducing bending and flexing. In one embodiment, a rigid frame is provided that is adapted to be fastened to one or more components and to be fastened to a printed circuit board. The frame is adapted to elevate the attached component from the PCB surface allowing components to be mounted on the PCB therewith. The frame is adapted to occupy minimal printed circuit board surface area so as not to displace electronic components. In another embodiment, an elongated truss-like stiffener is provided that is adapted to be fastened to one side of the printed circuit board and adapted to span the printed circuit board. The elongated stiffener is adapted to have an open structure to minimize cooling flow disturbance and weight. The elongated stiffener includes a plurality of legs forming a truss-like structure.
    Type: Grant
    Filed: July 26, 2002
    Date of Patent: August 3, 2004
    Assignee: Silicon Graphics, Inc.
    Inventors: Thomas Alex Crapisi, Jeffrey Scott Cogner, Stephen Cermak, III, Stephen A. Bowen, Rodney Ruesch, David Paul Gruber, Bonnie Kay Dobbs
  • Patent number: 6703908
    Abstract: There is disclosed apparatus and apparatus for impedance control to provide for controlling the impedance of a communication circuit using an all-digital impedance control circuit wherein one or more control bits are used to tune the output impedance. In one example embodiment, the impedance control circuit is fabricated using circuit components found in a standard macro library of a computer aided design system. According to another example embodiment, there is provided a control for an output driver on an integrated circuit (“IC”) device to provide for forming a resistor divider network with the output driver and a resistor off the IC device so that the divider network produces an output voltage, comparing the output voltage of the divider network with a reference voltage, and adjusting the output impedance of the output driver to attempt to match the output voltage of the divider network and the reference voltage.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: March 9, 2004
    Assignee: Silicon Graphic, Inc.
    Inventors: Rodney Ruesch, Philip N. Jenkins, Nan Ma
  • Patent number: 6686765
    Abstract: A driver operable with two power supplies, and provides, among other things, a high data communication rate, stabilized operating parameters including voltage output high, voltage output low, and on resistance, and edge rate over a wide range of variations in manufacturing process, operating voltages and temperature.
    Type: Grant
    Filed: July 31, 2002
    Date of Patent: February 3, 2004
    Assignee: Silicon Graphics, Inc.
    Inventor: Rodney Ruesch
  • Publication number: 20030038096
    Abstract: Apparatus and methods for reducing circuit board flexing is presented. The apparatus is fastened to a printed circuit board to provide rigid support for reducing bending and flexing. In one embodiment, a rigid frame is provided that is adapted to be fastened to one or more components and to be fastened to a printed circuit board. The frame is adapted to elevate the attached component from the PCB surface allowing components to be mounted on the PCB therewith. The frame is adapted to occupy minimal printed circuit board surface area so as not to displace electronic components. In another embodiment, an elongated truss-like stiffener is provided that is adapted to be fastened to one side of the printed circuit board and adapted to span the printed circuit board. The elongated stiffener is adapted to have an open structure to minimize cooling flow disturbance and weight. The elongated stiffener includes a plurality of legs forming a truss-like structure.
    Type: Application
    Filed: July 26, 2002
    Publication date: February 27, 2003
    Applicant: Silicon Graphics, Inc.
    Inventors: Thomas Alex Crapisi, Jeffrey Scott Cogner, Stephen Cermak, Stephen A. Bowen, Rodney Ruesch, David Paul Gruber, Bonnie Kay Dobbs
  • Patent number: 6512676
    Abstract: Apparatus and methods for reducing circuit board flexing is presented. The apparatus is fastened to a printed circuit board to provide rigid support for reducing bending and flexing. In one embodiment, a rigid frame is provided that is adapted to be fastened to one or more components and to be fastened to a printed circuit board. The frame is adapted to elevate the attached component from the PCB surface allowing components to be mounted on the PCB therewith. The frame is adapted to occupy minimal printed circuit board surface area so as not to displace electronic components. In another embodiment, an elongated truss-like stiffener is provided that is adapted to be fastened to one side of the printed circuit board and adapted to span the printed circuit board. The elongated stiffener is adapted to have an open structure to minimize cooling flow disturbance and weight. The elongated stiffener includes a plurality of legs forming a truss-like structure.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: January 28, 2003
    Assignee: Silicon Graphics, Inc.
    Inventors: Thomas Alex Crapisi, Jeffrey Scott Cogner, Stephen Cermak, III, Stephen A. Bowen, Rodney Ruesch, David Paul Gruber, Bonnie Kay Dobbs
  • Publication number: 20030006799
    Abstract: A driver operable with two power supplies, and provides, among other things, a high data communication rate, stabilized operating parameters including voltage output high, voltage output low, and on resistance, and edge rate over a wide range of variations in manufacturing process, operating voltages and temperature.
    Type: Application
    Filed: July 31, 2002
    Publication date: January 9, 2003
    Applicant: Silicon Graphics, Inc.
    Inventor: Rodney Ruesch
  • Patent number: 6487082
    Abstract: A printed circuit board apparatus, configurations and methods are presented which provide for close spacing between the HUB and multiple processors as well as a common configuration for two or four processor boards. A printed circuit board is provided with conductive apertures and portions corresponding to an efficient Packaging allowing for the attachment of the processor-chip on one side of the printed circuit board, and the HUB and other supporting electronic components on the other side of the printed circuit board. This configuration allows for the close spacing of the electrical conductors of the HUB and the processors without the limitations imposed by the physical dimensions of the respective hardware. Additionally, a symmetric packaging of the conductive apertures and portions about a centerline of the printed circuit board allows for a simple design modification to allow for a two two-processor board to be manufactured from a similarly configured four-processor board.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: November 26, 2002
    Assignee: Silicon Graphics, Inc.
    Inventors: Thomas Alex Crapisi, Jeffrey S. Conger, Stephen Cermak, III, Stephen A. Bowen, Rodney Ruesch, David Paul Gruber, Bonnie Kay Dobbs
  • Patent number: 6433627
    Abstract: A receiver operable with a single power supply provides, among other things, both differential and single ended signal detection with selectable noise margins. The output signals of differential amplifiers with hysteresis are coupled to logic gates. Internal test circuitry is also provided.
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: August 13, 2002
    Assignee: Silicon Graphics, Inc.
    Inventor: Rodney Ruesch
  • Patent number: 5532953
    Abstract: A method of operating a nonvolatile ferroelectric memory cell including a polarized ferroelectric capacitor includes the steps of reading and restoring a first polarization state of the ferroelectric capacitor at a voltage not sufficient to fully saturate the ferroelectric capacitor, but sufficient to release a detectable amount of charge corresponding to the first polarization state. Writing a second polarization state in the ferroelectric capacitor is performed at a voltage sufficient to fully saturate the ferroelectric capacitor. During a read and restore operation, the plate line of the memory cell is pulsed with first and second voltage pulses that each have a voltage magnitude less than the normal five volt logic pulse, for example four volts. During a write operation, the plate line of the memory cell is pulsed with a voltage that has a magnitude greater than the normal five volt logic pulse, for example six to seven volts.
    Type: Grant
    Filed: March 29, 1995
    Date of Patent: July 2, 1996
    Assignee: Ramtron International Corporation
    Inventors: Rodney A. Ruesch, Manooch Golabi