Patents by Inventor Rodney Shunleong LIM

Rodney Shunleong LIM has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240102152
    Abstract: A method (480, 580) of depositing layers of a thin-film transistor on a substrate using a sputter deposition source comprising at least one first pair of electrodes and at least one second pair of electrodes, the method comprising moving (482, 582) the substrate to a first vacuum chamber; depositing (484, 584) a first layer of the layers on the substrate by supplying the at least one first pair of electrodes with bipolar pulsed DC voltage, wherein a first material of the first layer comprises a first metal oxide; moving (486, 586) the substrate from the first vacuum chamber to a second vacuum chamber without a vacuum break; and depositing (488, 588) a second layer of the layers on the first layer by supplying the at least one second pair of electrodes with bipolar pulsed DC voltage, wherein a second material of the second layer comprises a second metal oxide, the second material being different from the first material.
    Type: Application
    Filed: May 11, 2020
    Publication date: March 28, 2024
    Inventors: Yun-Chu TSAI, Dong Kil YIM, Rodney Shunleong LIM, Jürgen GRILLMAYER, Jung Bae KIM, Marcus BENDER
  • Publication number: 20230290883
    Abstract: A transistor device includes a channel region, a first source/drain region adjacent to a first end of the channel region and a second source/drain region adjacent to a second end of the channel region, a gate structure disposed on the channel region, the first source/drain region and the second source/drain region, and an interlayer dielectric (ILD) structure disposed on the gate structure. The ILD structure includes a first dielectric layer including a first set of sublayers. The first set of sublayers includes a first sublayer including a first dielectric material having a first hydrogen concentration and a second sublayer including the first dielectric material having a second hydrogen concentration lower than the first hydrogen concentration. The ILD structure further includes a second dielectric layer including a second set of sublayers. The second set of sublayers includes a third sublayer including a second dielectric material different from the first dielectric material.
    Type: Application
    Filed: March 10, 2022
    Publication date: September 14, 2023
    Inventors: Yun-Chu Tsai, Dejiu Fan, Jung Bae Kim, Yang Ho Bae, Rodney Shunleong Lim, Dong Kil Yim
  • Patent number: 10224432
    Abstract: Embodiments of the disclosure generally provide methods of forming thin film transistor (TFT) device structure with good interface management between active layers of a metal electrode layer and/or source/drain electrode layers and a nearby insulating material so as to provide high electrical performance devices, or for other suitable display applications. In one embodiment, a thin film transistor structure includes a contact region formed between fluorine-doped source and drain regions disposed on a substrate, a gate insulating layer disposed on the contact region, and a metal electrode layer disposed on the gate insulator layer.
    Type: Grant
    Filed: March 10, 2017
    Date of Patent: March 5, 2019
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Rodney Shunleong Lim, Dong-Kil Yim
  • Patent number: 10134878
    Abstract: Embodiments of the present disclosure generally relate to methods for forming a TFT having a metal oxide layer. The method may include forming a metal oxide layer and treating the metal oxide layer with a fluorine containing gas or plasma. The fluorine treatment of the metal oxide layer helps fill the oxygen vacancies in the metal oxide channel layer, leading to a more stable TFT and preventing a negative threshold voltage in the TFT.
    Type: Grant
    Filed: November 22, 2016
    Date of Patent: November 20, 2018
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Hao-Chien Hsu, Dong-Kil Yim, Tae Kyung Won, Xuena Zhang, Won Ho Sung, Rodney Shunleong Lim
  • Publication number: 20180261698
    Abstract: Embodiments of the disclosure generally provide methods of forming thin film transistor (TFT) device structure with good interface management between active layers of a metal electrode layer and/or source/drain electrode layers and a nearby insulating material so as to provide high electrical performance devices, or for other suitable display applications. In one embodiment, a thin film transistor structure includes a contact region formed between fluorine-doped source and drain regions disposed on a substrate, a gate insulating layer disposed on the contact region, and a metal electrode layer disposed on the gate insulator layer.
    Type: Application
    Filed: March 10, 2017
    Publication date: September 13, 2018
    Inventors: Rodney Shunleong LIM, Dong-Kil YIM
  • Publication number: 20170207327
    Abstract: Embodiments of the present disclosure generally relate to methods for forming a TFT having a metal oxide layer. The method may include forming a metal oxide layer and treating the metal oxide layer with a fluorine containing gas or plasma. The fluorine treatment of the metal oxide layer helps fill the oxygen vacancies in the metal oxide channel layer, leading to a more stable TFT and preventing a negative threshold voltage in the TFT.
    Type: Application
    Filed: November 22, 2016
    Publication date: July 20, 2017
    Inventors: Hao-Chien HSU, Dong-kil YIM, Tae Kyung WON, Xuena ZHANG, Won Ho SUNG, Rodney Shunleong LIM
  • Publication number: 20140273342
    Abstract: The present invention generally relates to TFTs and methods for fabricating TFTs. When multiple layers are used for the semiconductor material in a TFT, a negative Vth shift may result. By exposing the semiconductor layer to an oxygen containing plasma and/or forming an etch stop layer thereover, the negative Vth shift may be negated.
    Type: Application
    Filed: March 7, 2014
    Publication date: September 18, 2014
    Applicant: APPLIED MATERIALS, INC.
    Inventors: Dong-Kil YIM, Rodney Shunleong LIM, Evelyn SCHEER, Tae Kyung WON, Soo Young CHOI, Harvey YOU