Patents by Inventor Rodolfo Beraha

Rodolfo Beraha has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11488002
    Abstract: Disclosed are methods, apparatus and systems for a binary neural network accelerator engine. One example circuit is designed to perform a multiply-and-accumulate (MAC) operation using logic circuits that include a first set of exclusive nor (XNOR) gates to generate a product vector based on a bit-wise XNOR operation two vectors. The result is folded and operated on by another set of logic circuits that provide an output for a series of adder circuits. The MAC circuit can be implemented as part of binary neural network at a small footprint to effect power and cost savings.
    Type: Grant
    Filed: February 15, 2019
    Date of Patent: November 1, 2022
    Assignee: ATLAZO, INC.
    Inventors: Javid Jaffari, Karim Arabi, Rodolfo Beraha
  • Publication number: 20190251425
    Abstract: Disclosed are methods, apparatus and systems for a binary neural network accelerator engine. One example circuit is designed to perform a multiply-and-accumulate (MAC) operation using logic circuits that include a first set of exclusive nor (XNOR) gates to generate a product vector based on a bit-wise XNOR operation two vectors. The result is folded and operated on by another set of logic circuits that provide an output for a series of adder circuits. The MAC circuit can be implemented as part of binary neural network at a small footprint to effect power and cost savings.
    Type: Application
    Filed: February 15, 2019
    Publication date: August 15, 2019
    Inventors: Javid Jaffari, Karim Arabi, Rodolfo Beraha
  • Patent number: 9747038
    Abstract: Systems and methods are disclosed for a hybrid parallel-serial memory access by a system on chip (SoC). The SoC is electrically coupled to the memory by both a parallel access channel and a separate serial access channel. A request for access to the memory is received. In response to receiving the request to access the memory, a type of memory access is identified. A determination is then made whether to access the memory with the serial access channel. In response to the determination to access the memory with the serial access channel, a first portion of the memory is accessed with the parallel access channel, and a second portion of the memory is accessed with the serial access channel.
    Type: Grant
    Filed: December 2, 2015
    Date of Patent: August 29, 2017
    Assignee: QUALCOMM Incorporated
    Inventors: Javid Jaffari, Amin Ansari, Rodolfo Beraha
  • Publication number: 20170160928
    Abstract: Systems and methods are disclosed for a hybrid parallel-serial memory access by a system on chip (SoC). The SoC is electrically coupled to the memory by both a parallel access channel and a separate serial access channel. A request for access to the memory is received. In response to receiving the request to access the memory, a type of memory access is identified. A determination is then made whether to access the memory with the serial access channel. In response to the determination to access the memory with the serial access channel, a first portion of the memory is accessed with the parallel access channel, and a second portion of the memory is accessed with the serial access channel.
    Type: Application
    Filed: December 2, 2015
    Publication date: June 8, 2017
    Inventors: JAVID JAFFARI, Amin Ansari, Rodolfo Beraha
  • Patent number: 5754458
    Abstract: A method and apparatus for determining the trailing bit position from a two operand addition is described. The determination of the trailing bit occurs in parallel with the addition. The two operands are encoded together and the encoded word used to determine the trailing bit position. As the operations of encoding the operands and operating upon the encoded operands require no more time than known methods to determine the trailing bit position after the addition is completed, and as the encoding and operating on the encoded words occurs in parallel with the addition operation, the present invention allows faster processing in the floating point unit.
    Type: Grant
    Filed: May 30, 1996
    Date of Patent: May 19, 1998
    Assignee: Hewlett-Packard Company
    Inventors: Rodolfo Beraha, Robert H. Miller, Jr.