Patents by Inventor Roger Glenn Rolbiecki

Roger Glenn Rolbiecki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8861244
    Abstract: A non-volatile memory cell array and associated method of use. In accordance with various embodiments, the array includes a plurality of programmable resistive sense elements (RSEs) coupled to a shared switching device. The switching device has a common source region and multiple drain regions, each drain region connected to an associated RSE from said plurality of RSEs.
    Type: Grant
    Filed: March 1, 2011
    Date of Patent: October 14, 2014
    Assignee: Seagate Technology LLC
    Inventors: Andrew John Carter, Maroun Georges Khoury, Yong Lu, Roger Glenn Rolbiecki
  • Patent number: 8324607
    Abstract: A memory comprising at least one memory cell operationally connected to a bit line, a source line and a word line. The memory cell comprises a substrate having a first source contact, a second source contact, and a bit contact between the first source contact and the second source contact, a first transistor gate electrically connecting the first source contact and the bit contact and a second transistor gate electrically connecting the bit contact and the second source contact. The word line electrically connects the first transistor gate to the second transistor gate.
    Type: Grant
    Filed: October 25, 2011
    Date of Patent: December 4, 2012
    Assignee: Seagate Technology LLC
    Inventors: Roger Glenn Rolbiecki, Andrew Carter, Yong Lu
  • Publication number: 20120037875
    Abstract: A memory comprising at least one memory cell operationally connected to a bit line, a source line and a word line. The memory cell comprises a substrate having a first source contact, a second source contact, and a bit contact between the first source contact and the second source contact, a first transistor gate electrically connecting the first source contact and the bit contact and a second transistor gate electrically connecting the bit contact and the second source contact. The word line electrically connects the first transistor gate to the second transistor gate.
    Type: Application
    Filed: October 25, 2011
    Publication date: February 16, 2012
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Roger Glenn Rolbiecki, Andrew Carter, Yong Lu
  • Patent number: 8053749
    Abstract: A memory comprising at least one memory cell operationally connected to a bit line, a source line and a word line. The memory cell comprises a substrate having a first source contact, a second source contact, and a bit contact between the first source contact and the second source contact, a first transistor gate electrically connecting the first source contact and the bit contact and a second transistor gate electrically connecting the bit contact and the second source contact. The word line electrically connects the first transistor gate to the second transistor gate.
    Type: Grant
    Filed: February 20, 2009
    Date of Patent: November 8, 2011
    Assignee: Seagate Technology LLC
    Inventors: Roger Glenn Rolbiecki, Andrew Carter, Yong Lu
  • Publication number: 20110149639
    Abstract: A non-volatile memory cell array and associated method of use. In accordance with various embodiments, the array includes a plurality of programmable resistive sense elements (RSEs) coupled to a shared switching device. The switching device has a common source region and multiple drain regions, each drain region connected to an associated RSE from said plurality of RSEs.
    Type: Application
    Filed: March 1, 2011
    Publication date: June 23, 2011
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Andrew John Carter, Maroun Georges Khoury, Yong Lu, Roger Glenn Rolbiecki
  • Patent number: 7933136
    Abstract: A non-volatile memory cell array and associated method of use. In accordance with various embodiments, the array includes a plurality of programmable resistive sense elements (RSEs) coupled to a shared switching device. The switching device has a common source region and multiple drain regions, each drain region connected to an associated RSE from said plurality of RSEs.
    Type: Grant
    Filed: April 15, 2009
    Date of Patent: April 26, 2011
    Assignee: Seagate Technology LLC
    Inventors: Andrew John Carter, Maroun Georges Khoury, Yong Lu, Roger Glenn Rolbiecki
  • Publication number: 20100118589
    Abstract: A non-volatile memory cell array and associated method of use are disclosed. In accordance with various embodiments, the array includes a plurality of programmable resistive sense elements (RSEs) coupled to a shared switching device. The switching device has a common source region and multiple drain regions, each drain region connected to an associated RSE from said plurality of RSEs.
    Type: Application
    Filed: April 15, 2009
    Publication date: May 13, 2010
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Andrew John Carter, Maroun Georges Khoury, Yong Lu, Roger Glenn Rolbiecki
  • Publication number: 20100117121
    Abstract: A memory comprising at least one memory cell operationally connected to a bit line, a source line and a word line. The memory cell comprises a substrate having a first source contact, a second source contact, and a bit contact between the first source contact and the second source contact, a first transistor gate electrically connecting the first source contact and the bit contact and a second transistor gate electrically connecting the bit contact and the second source contact. The word line electrically connects the first transistor gate to the second transistor gate.
    Type: Application
    Filed: February 20, 2009
    Publication date: May 13, 2010
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Roger Glenn Rolbiecki, Andrew Carter, Yong Lu