Patents by Inventor Roland Daniel Rosezin

Roland Daniel Rosezin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9001558
    Abstract: A method for reading out a memory element comprises a series connection. of at least two memory cells A and B each have a stable state A0 or B0 having higher resistance and a stable state A1 or B1 having lower electrical resistance. An electrical variable of the series circuit is measured and an electrical variable is selected for this measurement, to which the memory cell A in state A0 makes a different contribution than the memory cell B in state B0 and/or to which the memory cell A instate A1 makes a different contribution than the memory cell B in state B1. The two state combinations A1 and B0 or A0 and B1 then result in differing values for the electrical variable that is measured by way of the series circuit. These state combinations can thus be distinguished from each other without having to change the logic state of the memory element during reading.
    Type: Grant
    Filed: February 3, 2012
    Date of Patent: April 7, 2015
    Assignees: Forschungszentrum Juelich GmbH, Rheinisch-Westfaelische Technische Hochschule Aachen (RWTH)
    Inventors: Roland Daniel Rosezin, Florian Lentz, Rainer Bruchhaus, Eike Linn, Ilia Valov, Rainer Waser, Stefan Tappertzhofen, Lutz Nielen
  • Publication number: 20140036574
    Abstract: A method for reading out a memory element comprises a series connection. of at least two memory cells A and B each have a stable state A0 or B0 having higher resistance and a stable state A1 or B1 having lower electrical resistance. An electrical variable of the series circuit is measured and an electrical variable is selected for this measurement, to which the memory cell A in state A0 makes a different contribution than the memory cell B in state B0 and/or to which the memory cell A instate A1 makes a different contribution than the memory cell B in state B1. The two state combinations A1 and B0 or A0 and B1 then result in differing values for the electrical variable that is measured by way of the series circuit. These state combinations can thus be distinguished from each other without having to change the logic state of the memory element during reading.
    Type: Application
    Filed: February 3, 2012
    Publication date: February 6, 2014
    Applicant: Forschungszentrum Juelich GmbH
    Inventors: Roland Daniel Rosezin, Florian Lentz, Rainer Bruchhaus, Eike Linn, Ilia Valov, Rainer Waser, Stefan Tappertzhofen, Lutz Nielen
  • Patent number: 8587988
    Abstract: Disclosed is a memory element, a stack, and a memory matrix in which the memory element can be used. Also disclosed is a method for operating the memory matrix, and to a method for determining the true value of a logic operation in an array comprising memory elements. The memory element has at least a first stable state 0 and a second stable state 1. By applying a first write voltage V0, this memory element can be transferred into the high-impedance state 0 and by applying a second write voltage V1, it can be transferred into the likewise high-impedance state 1. By applying a read voltage VR, the magnitude of which is smaller than the write voltages V0 and V1, the memory element exhibits different electrical resistance values. In the parasitic current paths occurring in a memory matrix, the memory element acts as a high-impedance resistor, without in principle being limited to unipolar switching.
    Type: Grant
    Filed: May 8, 2010
    Date of Patent: November 19, 2013
    Assignees: Forschungszentrum Juelich GmbH, Rheinish-Westfaelische Technische Hochschule Aachen (RWTH)
    Inventors: Eike Linn, Carsten Kuegeler, Roland Daniel Rosezin, Rainer Waser
  • Publication number: 20120087173
    Abstract: Disclosed is a memory element, a stack, and a memory matrix in which the memory element can be used. Also disclosed is a method for operating the memory matrix, and to a method for determining the true value of a logic operation in an array comprising memory elements. The memory element has at least a first stable state 0 and a second stable state 1. By applying a first write voltage V0, this memory element can be transferred into the high-impedance state 0 and by applying a second write voltage V1, it can be transferred into the likewise high-impedance state 1. By applying a read voltage VR, the magnitude of which is smaller than the write voltages V0 and V1, the memory element exhibits different electrical resistance values. In the parasitic current paths occurring in a memory matrix, the memory element acts as a high-impedance resistor, without in principle being limited to unipolar switching.
    Type: Application
    Filed: May 8, 2010
    Publication date: April 12, 2012
    Inventors: Eike Linn, Roland Daniel Rosezin, Carsten Kuegeler, Rainer Waser