Patents by Inventor Rolf Friedrich Philipp Becker

Rolf Friedrich Philipp Becker has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7382843
    Abstract: A system with a transmitter for transmitting digital data via an interface to a receiver. The interface has at least one data line and a clock line. A clock generator supplies a clock signal to the clock line. The receiver uses the clock signal received from the clock line for deriving timing information for processing received digital data. The clock signal may have an amplitude that is lower than the power supply voltage VDD, typically less than half of the power supply voltage, and less stringent requirements can be applied to the waveform of the clock signal than traditionally applied to data and clock signals. The clock signals are hereby less power consuming and cause significantly less electromagnetic interference.
    Type: Grant
    Filed: December 9, 2002
    Date of Patent: June 3, 2008
    Assignee: NXP B.V.
    Inventors: Stephan Koch, Gerd Jakob Ernst Scheller, Rolf Friedrich Philipp Becker
  • Patent number: 7342435
    Abstract: Apparatus (10) comprising a level shifter (15) connectable to a signal input (1) for receiving an input signal (s(t)) with a negative signal swing. The level shifter (15) provides for a DC shift of the input signal (s(t)) to provide an output signal (r(t)) with positive signal swing. The level shifter (15) comprises an amplifier (17) with a first input (11), a second input (12), and an output (13). A first capacitor (C1), a second capacitor (C2), a reference voltage supply (16), and a transistor (14; 74) serving as a switch, are arranged in a network as follows: the first capacitor (C1) is arranged between the signal input (1) and the first input (11), the second capacitor (C2) is arranged in a feedback-loop (18) between the output (13) and the first input (11), and the reference voltage supply (16) is connected to the second input (12). The transistor (14) is arranged in a branch (19) that bridges the second capacitor (C2), whereby a control signal (CNTRL) is applicable to a gate (14.
    Type: Grant
    Filed: July 8, 2004
    Date of Patent: March 11, 2008
    Assignee: NXP B.V.
    Inventors: Rolf Friedrich Philipp Becker, Willem Hendrik Groeneweg, Wolfgang Kemper
  • Patent number: 7135908
    Abstract: An input stage includes a signal input (IN) for receiving an input signal s(t) and a digital input stage (15) designed for operation at a supply voltage (VDD). The input stage (15) includes CMOS transistors, which are sensitive to voltages across transistor nodes going beyond a voltage limit (Vmax) and an input (IINV). Voltage limiting circuitry (B) is arranged between the signal input (IN) and the input (IINV). The voltage limiting circuitry (B) includes an input switch (ns) controllable by the state of the input signal s(t), and limit voltages at the input (IINV) to the supply voltage (VDD). In addition, over-voltage protection (A) is provided between the signal input (IN) and the supply voltage (VDD). The circuitry for over-voltage protection (A) includes at least one active circuit element arranged so as to mimic part of a zener function.
    Type: Grant
    Filed: January 29, 2003
    Date of Patent: November 14, 2006
    Assignee: Koninklijke Philips Electronics N.V.
    Inventor: Rolf Friedrich Philipp Becker
  • Patent number: 6700435
    Abstract: Digital CMOS integrated circuit (120) comprising an analog signal processing circuitry with a series of two or more field-effect transistors (FETs). The FETs have a maximum allowed supply voltage value (Vmax). The digital CMOS integrated circuit (120) further comprises a local charge pump (135) for generating an elevated supply voltage (Vsupplydiff) larger than the maximum allowed supply voltage value (Vmax). The local charge pump (135) is arranged such that this elevated supply voltage (Vsupplydiff) is applied to the series of two or more of the field-effect transistors (FETs).
    Type: Grant
    Filed: August 23, 2002
    Date of Patent: March 2, 2004
    Assignee: Koninklijke Philips Electronics N.V.
    Inventor: Rolf Friedrich Philipp Becker
  • Patent number: 6538474
    Abstract: The invention proposes an interface circuit having a very low power consumption and generating very low interference noise in the sensitive band of ratio chips. It is advantageously used to interface a microprocessor with a baseband radio processor in a telecommunication device, for example in DECT or GSM phones. The interface of the invention is current-driven. It comprises a current driver for transmitting a current in a transmission line depending on the data to be transferred. It also comprises a current receiver. The current receiver has an input node and an output node interconnected via a current mirror circuit, so that the voltage on said input node is near to the ground voltage and the voltage on said output node is changing depending on the transferred data.
    Type: Grant
    Filed: July 17, 2001
    Date of Patent: March 25, 2003
    Assignee: Koninklijke Philips Electronics N.V.
    Inventors: Thomas Wolff, Rolf Friedrich Philipp Becker
  • Publication number: 20030034822
    Abstract: Digital CMOS integrated circuit (120) comprising an analog signal processing circuitry with a series of two or more field-effect transistors (FETs). The FETs have a maximum allowed supply voltage value (Vmax). The digital CMOS integrated circuit (120) further comprises a local charge pump (135) for generating an elevated supply voltage (Vsupplydiff) larger than the maximum allowed supply voltage value (Vmax). The local charge pump (135) is arranged such that this elevated supply voltage (Vsupplydiff) is applied to the series of two or more of the field-effect transistors (FETs).
    Type: Application
    Filed: August 23, 2002
    Publication date: February 20, 2003
    Inventor: Rolf Friedrich Philipp Becker
  • Patent number: 6448751
    Abstract: This invention concerns a power supply voltage generator (1) for providing a second supply voltage (VDD2) for an electronic circuitry (60). A voltage converter (50) receives a first supply voltage (VDD1), and converts this into said second supply voltage (VDD2), such that its output voltage (VDD2) fluctuates in a control range between a lower limit (VLOW) and an upper limit (VHIGH). A voltage parameter source circuitry (3) generates a voltage parameter signal (VLOW) which is substantially equal to the minimum supply voltage value (Vmin) of the electronic circuitry (60), and feeds this voltage parameter signal (VLOW) to a parameter input (53) of the converter (50). The voltage parameter source circuitry (3) comprises a VCO (10) incorporated in a PLL. The voltage parameter signal (VLOW) is derived from a control signal (Vcontr) for the VCO (10).
    Type: Grant
    Filed: October 27, 2000
    Date of Patent: September 10, 2002
    Assignee: Koninklijke Philips Electronics N.V.
    Inventor: Rolf Friedrich Philipp Becker
  • Publication number: 20020075037
    Abstract: The invention proposes an interface circuit having a very low power consumption and generating very low interference noise in the sensitive band of radio chips. It is advantageously used to interface a microprocessor with a baseband radio processor in a telecommunication device, for example in DECT or GSM phones.
    Type: Application
    Filed: July 17, 2001
    Publication date: June 20, 2002
    Inventors: Thomas Wolff, Rolf Friedrich Philipp Becker