Patents by Inventor Romarico Santos

Romarico Santos has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8304864
    Abstract: A redistributed lead frame for use in a molded plastic semiconductor package is formed from an electrically conductive substrate by a sequential metal removal process. The process includes patterning a first side of the substrate to form an array of lands separated by channels; disposing a first molding compound within those channels; patterning a second side of the substrate to form an array of chip attach sites and routing circuits electrically interconnecting the array of lands and the array of chip attach sites; directly electrically interconnecting input/output pads on a semiconductor device to the chip attach sites; and encapsulating the semiconductor device, the array of chip attach sites and the routing circuits with a second molding compound. This process is particularly suited for the manufacture of chip scale packages and very thin packages.
    Type: Grant
    Filed: July 26, 2010
    Date of Patent: November 6, 2012
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Romarico Santos San Antonio, Anang Subagio, Shafidul Islam
  • Publication number: 20110304032
    Abstract: A no-lead electronic package including a heat spreader and method of manufacturing the same. This method includes the steps of selecting a matrix or mapped no-lead lead frame with die receiving area and leads for interconnect; positioning an integrated circuit device within the central aperture and electrically interconnecting the integrated circuit device to the leads; positioning a heat spreader in non-contact proximity to the integrated circuit device such that the integrated circuit device is disposed between the leads and the heat spreader; and encapsulating the integrated device and at least a portion of the heat spreader and leads in a molding resin.
    Type: Application
    Filed: August 19, 2011
    Publication date: December 15, 2011
    Inventors: Mary Jean Bajacan Ramos, Romarico Santos San Antonio, Anang Subagio
  • Patent number: 8022512
    Abstract: A no-lead electronic package including a heat spreader and method of manufacturing the same. This method includes the steps of selecting a matrix or mapped no-lead lead frame with die receiving area and leads for interconnect; positioning an integrated circuit device within the central aperture and electrically interconnecting the integrated circuit device to the leads; positioning a heat spreader in non-contact proximity to the integrated circuit device such that the integrated circuit device is disposed between the leads and the heat spreader; and encapsulating the integrated device and at least a portion of the heat spreader and leads in a molding resin.
    Type: Grant
    Filed: February 2, 2007
    Date of Patent: September 20, 2011
    Assignee: Unisem (Mauritus) Holdings Limited
    Inventors: Mary Jean Bajacan Ramos, Romarico Santos San Antonio, Anang Subagio
  • Publication number: 20110057298
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging lead-count, wherein the method lends itself to better automation of the manufacturing line and improved quality and reliability of the packages produced therefrom. A major portion of the manufacturing process steps is performed with a partially patterned strip of metal formed into a web-like lead frame on one side so that the web-like lead frame is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes, both at the chip level and the package level. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is hermetically sealed with an encapsulant. The resultant package being electrically isolated enables strip testing and reliable singulation.
    Type: Application
    Filed: September 3, 2010
    Publication date: March 10, 2011
    Inventors: Mary Jean Ramos, Anang Subagio, Lynn Simporios Guirit, Romarico Santos San Antonio
  • Publication number: 20110001224
    Abstract: A redistributed lead frame for use in a molded plastic semiconductor package is formed from an electrically conductive substrate by a sequential metal removal process. The process includes patterning a first side of the substrate to form an array of lands separated by channels; disposing a first molding compound within those channels; patterning a second side of the substrate to form an array of chip attach sites and routing circuits electrically interconnecting the array of lands and the array of chip attach sites; directly electrically interconnecting input/output pads on a semiconductor device to the chip attach sites; and encapsulating the semiconductor device, the array of chip attach sites and the routing circuits with a second molding compound. This process is particularly suited for the manufacture of chip scale packages and very thin packages.
    Type: Application
    Filed: July 26, 2010
    Publication date: January 6, 2011
    Inventors: Romarico Santos San Antonio, Anang Subagio, Shafidul Islam
  • Patent number: 7820480
    Abstract: A redistributed lead frame for use in a molded plastic semiconductor package (38) is formed from an electrically conductive substrate by a sequential metal removal process. The process includes: (a) patterning a first side of an electrically conductive substrate to form an array of lands separated by channels, (b) disposing a first molding compound (18) within these channels, (c) patterning a second side of the electrically conductive substrate to form an array of chip attach sites (24) and routing circuits (26) electrically interconnecting the array of lands and the array of chip attach sites (24), (d) directly electrically interconnecting input/output pads on the at least one semiconductor device (28) to chip attach site members (24) of the array of chip attach sites (24), and (e) encapsulating the at least one semiconductor device (28), the array of chip attach sites (24) and the routing circuits (26) with a second molding compound (36).
    Type: Grant
    Filed: November 21, 2007
    Date of Patent: October 26, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Shafidul Islam, Romarico Santos San Antonio, Anang Subagio
  • Patent number: 7799611
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging (CSP) lead-counts is disclosed, wherein the method lends itself to better automation of the manufacturing line as well as to improving the quality and reliability of the packages produced therefrom. This is accomplished by performing a major portion of the manufacturing process steps with a partially patterned strip of metal formed into a web-like lead frame on one side, in contrast with the conventional fully etched stencil-like lead frames, so that the web-like lead frame, which is solid and flat on the other side is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes, both at the chip level and the package level. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is hermetically sealed with an encapsulant.
    Type: Grant
    Filed: October 27, 2006
    Date of Patent: September 21, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Mary Jean Ramos, Romarico Santos San Antonio, Anang Subagio
  • Patent number: 7795710
    Abstract: A redistributed lead frame for use in molded plastic semiconductor package (38) is formed from an electrically conductive substrate by a sequential metal removal process. The process includes: (a) patterning a first side of an electrically conductive substrate to form an array of lands separated by channels, (b) disposing a first molding compound (18) within these channels, (c) patterning a second side of the electrically conductive substrate to form an array of chip attach sites (24) and routing circuits (26) electrically interconnecting the array of lands and the array of chip attached sites (24), (d) directly electrically interconnecting input/output pads on the at least one semiconductor device (28) to chip attach site members (24) of the array of chip attach sites (24), and (e) encapsulating the at least one semiconductor device (28), the array of chip attach sites (24) and the routing circuits (26) with a second molding compound (36).
    Type: Grant
    Filed: June 18, 2004
    Date of Patent: September 14, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Shafidul Islam, Romarico Santos San Antonio, Anang Subagio
  • Patent number: 7790500
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging lead-count, wherein the method lends itself to better automation of the manufacturing line and improved quality and reliability of the packages produced therefrom. A major portion of the manufacturing process steps is performed with a partially patterned strip of metal formed into a web-like lead frame on one side so that the web-like lead frame is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes, both at the chip level and the package level. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is hermetically sealed with an encapsulant. The resultant package being electrically isolated enables strip testing and reliable singulation.
    Type: Grant
    Filed: October 24, 2007
    Date of Patent: September 7, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Mary Jean Ramos, Anang Subagio, Lynn Simporios Guirit, Romarico Santos San Antonio
  • Patent number: 7741158
    Abstract: An array-type package encasing one or more semiconductor devices. The package includes a dielectric substrate having opposing first and second sides with a plurality of electrically conductive vias and a centrally disposed aperture extending from the first side to the second side. A heat slug has a mid portion extending through the aperture, a first portion adjacent the first side of the substrate with a cross sectional area larger than the cross sectional area of the aperture and an opposing second portion adjacent the second side of the substrate. One or more semiconductor devices are bonded to the first portion of the heat slug and electrically interconnected to the electrically conductive vias. A heat spreader having a first side and an opposing second side is spaced from the semiconductor devices and generally parallel with the heat slug, whereby the semiconductor devices are disposed between the heat spreader and the heat slug.
    Type: Grant
    Filed: May 30, 2007
    Date of Patent: June 22, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Timothy Leung, Mary Jean Bajacan Ramos, Gan Kian Yeow, Kyaw Ko Lwin, Romarico Santos San Antonio, Anang Subagio
  • Patent number: 7700414
    Abstract: A method for the manufacture of a package to encapsulate at least one integrated circuit device includes the steps of: (1) providing a dielectric substrate having a first plurality of bond pads formed on a first side thereof and at least one aperture; (2) electrically interconnecting the integrated circuit device to the plurality of bond pads forming a substrate/integrated circuit device assembly; (3) gravitationally aligning the substrate/integrated circuit assembly such that the integrated circuit device is lower than said substrate; (4) introducing a volume of a low viscosity dielectric into the at least one aperture, wherein the volume is effective to coat a surface of the integrated circuit device and substantially fill the at least one aperture; and (5) encapsulating the integrated circuit device and the first side of said substrate with a dielectric polymer.
    Type: Grant
    Filed: February 22, 2007
    Date of Patent: April 20, 2010
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Romarico Santos San Antonio, Anang Subagio, Glenn Macaraeg, Mary Jean Bajacan Ramos
  • Patent number: 7622332
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging (CSP) lead-counts is accomplished by performing a major portion of the manufacturing process steps with a partially patterned strip of metal formed into a web-like lead frame on one side, so that the web-like lead frame, which is solid and flat on the other side is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes, both at the chip level and the package level. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is encapsulated. The resultant package being electrically isolated enables strip testing and reliable singulation without having to cut into any additional metal.
    Type: Grant
    Filed: August 4, 2005
    Date of Patent: November 24, 2009
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Shafidul Islam, Romarico Santos San Antonio
  • Publication number: 20080258278
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging lead-count, wherein the method lends itself to better automation of the manufacturing line and improved quality and reliability of the packages produced therefrom. A major portion of the manufacturing process steps is performed with a partially patterned strip of metal formed into a web-like lead frame on one side so that the web-like lead frame is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes, both at the chip level and the package level. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is hermetically sealed with an encapsulant. The resultant package being electrically isolated enables strip testing and reliable singulation.
    Type: Application
    Filed: October 24, 2007
    Publication date: October 23, 2008
    Inventors: Mary Jean Ramos, Anang Subagio, Lynn Simporios Guirit, Romarico Santos San Antonio
  • Patent number: 7439097
    Abstract: The invention provides a taped lead frame for use in manufacturing electronic packages. The taped lead frame is composed of a tape and a lead frame formed from a plurality of individual metal features attached to the tape and arranged in a footprint pattern. The method of making the invention enables the thickness of conventional frames to shrink significantly to result in thinner packages for improved heat dissipation and shorter geometries for improved electrical performance. A plurality of such lead frames are arranged in an array on a sheet of tape and each lead frame is separated from surrounding lead frames by street regions on the tape such that no metal feature extends into a street region. Integrated circuit chips are attached and electrically connected to the lead frames and an encapsulant is applied, cured and dried over the lead frames and the street regions.
    Type: Grant
    Filed: June 17, 2005
    Date of Patent: October 21, 2008
    Assignee: Unisem (Mauritius) Holdings Limited
    Inventors: Shafidul Islam, Romarico Santos San Antonio, Lenny Christina Gultom
  • Publication number: 20070284733
    Abstract: An array-type package encasing one or more semiconductor devices. The package includes a dielectric substrate having opposing first and second sides with a plurality of electrically conductive vias and a centrally disposed aperture extending from the first side to the second side. A heat slug has a mid portion extending through the aperture, a first portion adjacent the first side of the substrate with a cross sectional area larger than the cross sectional area of the aperture and an opposing second portion adjacent the second side of the substrate. One or more semiconductor devices are bonded to the first portion of the heat slug and electrically interconnected to the electrically conductive vias. A heat spreader having a first side and an opposing second side is spaced from the semiconductor devices and generally parallel with the heat slug, whereby the semiconductor devices are disposed between the heat spreader and the heat slug.
    Type: Application
    Filed: May 30, 2007
    Publication date: December 13, 2007
    Inventors: Timothy Leung, Mary Jean Bajacan Ramos, Gan Kian Yeow, Kyaw Ko Lwin, Romarico Santos San Antonio, Anang Subagio
  • Patent number: 7262491
    Abstract: A semiconductor device package comprising a semiconductor device and an electrically conductive lead frame at least partially covered by a molding compound. The electrically conductive lead frame includes a plurality of leads disposed proximate a perimeter of the package and a die pad disposed in a central region formed by the plurality of leads. The die pad includes a first die pad surface disposed at the first package face, and a second die pad surface opposite the first die pad surface. The semiconductor device is attached to a central region of the second die pad surface, and a portion of the second die pad surface extending outward from the die is roughened to improve adhesion of the die pad to the molding compound. In other aspects, grooves are disposed in the first and/or second die pad surfaces to further promote adhesion of the die pad and to prevent moisture from permeating into the vicinity of the semiconductor chip.
    Type: Grant
    Filed: September 6, 2005
    Date of Patent: August 28, 2007
    Assignee: Advanced Interconnect Technologies Limited
    Inventors: Shafidul Islam, Romarico Santos San Antonio, Anang Subagio
  • Patent number: 7129116
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging (CSP) lead-counts is accomplished by performing a major portion of the manufacturing process steps with a partially patterned strip of metal formed into a web-like lead frame on one side, so that the web-like lead frame, which is solid and flat on the other side is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes, both the chip level and the package level. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is encapsulated. The resultant package being electrically isolated enables strip testing and reliable singulation without having to cut into any additional metal.
    Type: Grant
    Filed: August 10, 2004
    Date of Patent: October 31, 2006
    Assignee: Advanced Interconnect Technologies Limited
    Inventors: Shafidul Islam, Romarico Santos San Antonio
  • Publication number: 20060151860
    Abstract: A redistributed lead frame for use in molded plastic semiconductor package (38) is formed from an electrically conductive substrate by a sequential metal removal process. The process includes: (a) patterning a first side of an electrically conductive substrate to form an array of lands separated by channels, (b) disposing a first molding compound (18) within these channels, (c) patterning a second side of the electrically conductive substrate to form an array of chip attach sites (24) and routing circuits (26) electrically interconnecting the array of lands and the array of chip attached sites (24), (d) directly electrically interconnecting input/output pads on the at least one semiconductor device (28) to chip attach site members (24) of the array of chip attach sites (24), and (e) encapsulating the at least one semiconductor device (28), the array of chip attach sites (24) and the routing circuits (26) with a second molding compound (36).
    Type: Application
    Filed: June 18, 2004
    Publication date: July 13, 2006
    Inventors: Shafidul Islam, Romarico Santos, Anang Subagio
  • Publication number: 20050263864
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging (CSP) lead-counts is disclosed, wherein the method lends itself to better automation of the manufacturing line as well as to improving the quality and reliability of the packages produced therefrom. This is accomplished by performing a major portion of the manufacturing process steps with a partially patterned strip of metal formed into a web-like lead frame on one side, in contrast with the conventional fully etched stencil-like lead frames, so that the web-like lead frame, which is solid and flat on the other side is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is hermetically sealed with an encapsulant.
    Type: Application
    Filed: August 4, 2005
    Publication date: December 1, 2005
    Inventors: Shafidul Islam, Romarico Santos Antonio
  • Publication number: 20050006737
    Abstract: A method of making a lead frame and a partially patterned lead frame package with near-chip scale packaging (CSP) lead-counts is disclosed, wherein the method lends itself to better automation of the manufacturing line as well as to improving the quality and reliability of the packages produced therefrom. This is accomplished by performing a major portion of the manufacturing process steps with a partially patterned strip of metal formed into a web-like lead frame on one side, in contrast with the conventional fully etched stencil-like lead frames, so that the web-like lead frame, which is solid and flat on the other side is also rigid mechanically and robust thermally to perform without distortion or deformation during the chip-attach and wire bond processes. The bottom side of the metal lead frame is patterned to isolate the chip-pad and the wire bond contacts only after the front side, including the chip and wires, is hermetically sealed with an encapsulant.
    Type: Application
    Filed: August 10, 2004
    Publication date: January 13, 2005
    Inventors: Shafidul Islam, Romarico Santos San Antonio