Patents by Inventor Ron Zinger

Ron Zinger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5386376
    Abstract: A hardware implementation for quotient prediction overrule in high speed higher radix SRT division computation circuits. A quotient prediction PLA receives a data segment of the divisor, together with data values from one or more multiplexors. One multiplexor receives as input a partial remainder from a carry-propagate-adder (CPA), which CPA combines into nonredundant form redundant sum and carry vectors derived from a carry-save-adder (CSA) which determines the next partial remainder. The PLA evaluates the next most significant bits (MSBs) of the divisor together with the next MSBs of the next (unlatched) partial remainder to determine the next quotient bits. The quotient estimates given by the quotient prediction PLA are then transmitted to both quotient and remainder generation logic, including a divisior multiple gating multiplexor. The quotient estimate signals together with a sign signal determine the divisor multiple to be used in the next division iteration during the next clock cycle.
    Type: Grant
    Filed: February 9, 1994
    Date of Patent: January 31, 1995
    Assignee: Intel Corporation
    Inventors: Luke Girard, Ron Zinger
  • Patent number: 5343418
    Abstract: A three-to-two adder which takes advantage of the fact that one of the inputs lags behind the other two inputs. A gate delay is eliminated in the currently preferred embodiment, an output is provided within two gate delays from the time that the last to arrive signal is valid. The adder is implemented using fewer gates than prior art adders.
    Type: Grant
    Filed: August 25, 1992
    Date of Patent: August 30, 1994
    Assignee: Intel Corporation
    Inventor: Ron Zinger
  • Patent number: 5301139
    Abstract: A single, double and extended precision shifter circuit for a hardware floating point divide circuit is disclosed. The divide circuit implements the divide function by receiving two floating point numbers (X and Y) from a main processor, generating the quotient of X/Y using radix 4 SRT nonrestoring division steps, and then delivering the quotient to the main processor. The divide circuit is comprised of a control circuit, a quotient prediction circuit, a partial remainder generator circuit and a quotient generator circuit. The precision shifter circuit operates during the nonrestoring division steps to steer the next negative and positive quotient values generated by the quotient prediction circuit into the proper place within respective negative and positive quotient registers of the quotient generation circuit. The steering is performed according to the precision specified for the divide operation.
    Type: Grant
    Filed: August 31, 1992
    Date of Patent: April 5, 1994
    Assignee: Intel Corporation
    Inventor: Ron Zinger