Patents by Inventor Ronald K. Leisure

Ronald K. Leisure has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5070037
    Abstract: This invention comprehends a multilevel electrically conductive interconnect for an integrated circuit wherein an inventive feature of the interconnect is the intermediate dual dielectric layer between the non-contacting portions of the surrounding metal conductors. The dual dielectric layer consists of a first dielectric layer and a second dielectric layer preferably formed from a polyimide material. The dual dielectric layer provides a significant improvement in defect density and a substantially planarized surface for the deposition of the top conductor, thereby improving the reliability and integrity of the electrical interconnection and integrated circuit.
    Type: Grant
    Filed: August 31, 1989
    Date of Patent: December 3, 1991
    Assignee: Delco Electronics Corporation
    Inventors: Ronald K. Leisure, Oya F. Larsen, Ronald K. Reger
  • Patent number: 4977101
    Abstract: A monolithic pressure sensitive silicon integrated circuit is formed by first providing a localized etch-stop layer on one surface of the silicon chip, then growing successive epitaxial layers of opposite conductivity types over this surface. In the upper of the two layers, there is formed a bridge of four piezoresistors overlying the periphery of the etch-stop layer and the conditioning circuitry for amplifying the output of the bridge including both lateral and vertical junction transistors. The back surface of the chip is etched anisotropically to form a cavity that leaves a thin diaphragm underlying the bridge of the four piezoresistors.
    Type: Grant
    Filed: August 21, 1989
    Date of Patent: December 11, 1990
    Assignee: Delco Electronics Corporation
    Inventors: Douglas J. Yoder, Ronald E. Brown, Paul E. Stevenson, Donald L. Hornback, Ronald K. Leisure
  • Patent number: 4885621
    Abstract: A monolithic pressure sensitive silicon integrated circuit is formed by first providing a localized etch-stop layer on one surface of the silicon chip, then growing successive epitaxial layers of opposite conductivity types over this surface. In the upper of the two layers, there is formed a bridge of four piezoresistors overlying the periphery of the etch-stop layer and the conditioning circuitry for amplifying the output of the bridge including both lateral and vertical junction transistors. The back surface of the chip is etched anisotropically to form a cavity that leaves a thin diaphragm underlying the bridge of the four piezoresistors.
    Type: Grant
    Filed: May 2, 1988
    Date of Patent: December 5, 1989
    Assignee: Delco Electronics Corporation
    Inventors: Douglas J. Yoder, Ronald E. Brown, Paul E. Stevenson, Donald L. Hornback, Ronald K. Leisure
  • Patent number: 4035526
    Abstract: An evaporated multilayer solderable low resistance contact for N-type and P-type regions on a semiconductor body comprising an aluminum layer directly on the semiconductor body, an evaporated manganese layer on the aluminum layer and an evaporated nickel layer on the manganese layer.
    Type: Grant
    Filed: June 1, 1976
    Date of Patent: July 12, 1977
    Assignee: General Motors Corporation
    Inventors: Mark L. Konantz, Ronald K. Leisure
  • Patent number: 3990094
    Abstract: An evaporated multilayer solderable low resistance contact for N-type and P-type regions on a semiconductor body comprising an aluminum layer directly on the semiconductor body, an evaporated manganese layer on the aluminum layer and an evaporated nickel layer on the manganese layer.
    Type: Grant
    Filed: August 20, 1975
    Date of Patent: November 2, 1976
    Assignee: General Motors Corporation
    Inventors: Mark L. Konantz, Ronald K. Leisure