Patents by Inventor Rong-Jen Chang

Rong-Jen Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8718273
    Abstract: An echo signal processing apparatus is disclosed. The echo signal processing apparatus is utilized for generating a cancellation signal by using group phenomenon of a frequency response of an echo signal to remove the echo signal. The echo signal processing apparatus has lower cost and is able to remove the echo efficiently.
    Type: Grant
    Filed: January 14, 2010
    Date of Patent: May 6, 2014
    Assignee: Realtek Semiconductor Corp.
    Inventors: Chih-Chi Wang, Rong-Jen Chang, Ting-Fa Yu, Li-Wei Fang
  • Patent number: 8285772
    Abstract: A device for allocating a number of taps of a designated finite impulse response filter is disclosed. The device comprises a plurality of designated finite impulse response filters having fixed number of taps, a plurality of allocation finite impulse response filters having fixed number of taps, a control unit and an estimate unit. Depending on intensities of responses to interferences, at least one of the allocation FIR filters may be coupled in series to any one of the designated finite impulse response filters, thereby to provide a signal having excellent quality.
    Type: Grant
    Filed: February 3, 2009
    Date of Patent: October 9, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Rong-Jen Chang, Chi-Shun Weng, Ming-Je Li, Meng-Han Hsieh
  • Patent number: 8284794
    Abstract: A master device for an Ethernet system is disclosed. The master device includes a receiver, a buffer, a phase lock loop unit, and a transmitter. The receiver is used for generating phase adjustment data according to transmission data sent by a slave device when the master device operates during a switch mode. The buffer is coupled to the receiver for accumulating the phase adjustment data and outputting a phase adjustment value. The phase lock loop unit is coupled to the buffer for adjusting the phase of an output clock according to the phase adjustment value to maintain a fixed phase difference between the recovery clock and the output clock. The transmitter is used for transmitting initialization data to the slave device according to the output clock.
    Type: Grant
    Filed: December 3, 2009
    Date of Patent: October 9, 2012
    Assignee: Realtek Semiconductor Corp.
    Inventors: Ting-Fa Yu, Liang-Wei Huang, Rong-Jen Chang, Ming-Je Li
  • Publication number: 20100208882
    Abstract: An echo signal processing apparatus is disclosed. The echo signal processing apparatus is utilized for generating a cancellation signal by using group phenomenon of a frequency response of an echo signal to remove the echo signal. The echo signal processing apparatus has lower cost and is able to remove the echo efficiently.
    Type: Application
    Filed: January 14, 2010
    Publication date: August 19, 2010
    Inventors: Chih-Chi Wang, Rong-Jen Chang, Ting-Fa Yu, Li-Wei Fang
  • Publication number: 20100169704
    Abstract: A master device for an Ethernet system is disclosed. The master device includes a receiver, a buffer, a phase lock loop unit, and a transmitter. The receiver is used for generating phase adjustment data according to transmission data sent by a slave device when the master device operates during a switch mode. The buffer is coupled to the receiver for accumulating the phase adjustment data and outputting a phase adjustment value. The phase lock loop unit is coupled to the buffer for adjusting the phase of an output clock according to the phase adjustment value to maintain a fixed phase difference between the recovery clock and the output clock. The transmitter is used for transmitting initialization data to the slave device according to the output clock.
    Type: Application
    Filed: December 3, 2009
    Publication date: July 1, 2010
    Inventors: Ting-Fa Yu, Liang-Wei Huang, Rong-Jen Chang, Ming-Je Li
  • Publication number: 20090198754
    Abstract: A device for allocating a number of taps of a designated finite impulse response filter is disclosed. The device comprises a plurality of designated finite impulse response filters having fixed number of taps, a plurality of allocation finite impulse response filters having fixed number of taps, a control unit and an estimate unit. Depending on intensities of responses to interferences, at least one of the allocation FIR filters may be coupled in series to any one of the designated finite impulse response filters, thereby to provide a signal having excellent quality.
    Type: Application
    Filed: February 3, 2009
    Publication date: August 6, 2009
    Inventors: Rong-Jen Chang, Chi-Shun Weng, Ming-Je Li, Meng-Han Hsieh