Patents by Inventor Rong-yun Li

Rong-yun Li has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10708038
    Abstract: A timing lock identification method is provided according to an embodiment of the disclosure. The method includes: generating one or more first phase adjustment pulses and one or more second phase adjustment pulses by a timing recovery circuit, where the one or more first phase adjustment pulses are configured to increase a phase of an output signal of an oscillator, and the one or more second phase adjustment pulses are configured to decrease the phase of the output signal; and obtaining a difference value between the number of the one or more first phase adjustment pulses and the number of the one or more second phase adjustment pulses in a detection window and determining whether the timing recovery circuit reaches a locking state of timing recovery according to the difference value. Furthermore, a signal receiving circuit is provided according to an embodiment of the disclosure.
    Type: Grant
    Filed: June 3, 2019
    Date of Patent: July 7, 2020
    Assignee: ALI CORPORATION
    Inventor: Rong-yun Li
  • Publication number: 20190386813
    Abstract: A timing lock identification method is provided according to an embodiment of the disclosure. The method includes: generating one or more first phase adjustment pulses and one or more second phase adjustment pulses by a timing recovery circuit, where the one or more first phase adjustment pulses are configured to increase a phase of an output signal of an oscillator, and the one or more second phase adjustment pulses are configured to decrease the phase of the output signal; and obtaining a difference value between the number of the one or more first phase adjustment pulses and the number of the one or more second phase adjustment pulses in a detection window and determining whether the timing recovery circuit reaches a locking state of timing recovery according to the difference value. Furthermore, a signal receiving circuit is provided according to an embodiment of the disclosure.
    Type: Application
    Filed: June 3, 2019
    Publication date: December 19, 2019
    Applicant: ALi Corporation
    Inventor: RONG-YUN LI
  • Patent number: 10382047
    Abstract: A system for optimum phase searching in an Ethernet physical layer includes a time recovering circuit and an equalizer. The time recovering circuit includes a loop filter and a time error detector, and the equalizer includes a feed forward equalizer, a slicer and a feed backward equalizer. An optimum phase searching method includes obtaining optimum phases when mean squared errors calculated by the slicer are less than a first threshold, absolute values of mean values of outputs calculated by a time error detector are less than a second threshold, and the outputs are monotonic.
    Type: Grant
    Filed: June 1, 2018
    Date of Patent: August 13, 2019
    Assignee: ALI CORPORATION
    Inventor: Rong-yun Li
  • Patent number: 10027468
    Abstract: An Ethernet physical layer circuit and a clock recovery method are provided. An analog-to-digital converter samples an analog input signal with a sampling clock to generate a digital input signal. A clock generator is coupled to the analog-to-digital converter, outputs the sampling clock to the analog-to-digital converter, and adjusts a phase of the sampling clock according to a phase control signal. The clock recovery circuit is coupled to the analog-to-digital converter and the clock generator, detects a timing error of the digital input signal at refresh stages in a lower energy consumption idle mode to obtain phase adjustment information, and generates the phase control signal based on the phase adjustment information at quiet stages in the low power idle mode. The clock generator correspondingly receives the phase control signal in the quiet stages to adjust the phase of the sampling clock.
    Type: Grant
    Filed: August 25, 2017
    Date of Patent: July 17, 2018
    Assignee: ALi Corporation
    Inventor: Rong-yun Li