Patents by Inventor Rongwei Yu

Rongwei Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8552474
    Abstract: A junction field effect transistor structure includes a grid electrode, a source electrode, a drain electrode and a substrate. The grid electrode includes a polysilicon layer and a P-type implanted layer. The source electrode includes an N-type implanted layer, an N-type well layer and a heavy-implanted N-type well layer. The drain electrode includes the N-type implanted layer, the N-type well layer and the heavy-implanted N-type well layer. The substrate is connected with a substrate connecting end by the P-type implanted layer, a P-type well layer, a heavy-implanted P-type well layer and a P-type buried layer. The junction field effect transistor structure of the present invention can be manufactured without adding any masking step based on the existing technologies, and has the high-voltage resistant characteristic to meet the requirements in practical applications. Furthermore, it has the compact structure and compatible technology.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: October 8, 2013
    Assignee: IPGoal Microelectronics (SiChuan) Co., Ltd.
    Inventor: Rongwei Yu
  • Patent number: 8502268
    Abstract: A LDMOS structure includes a gate, a source, a drain and a bulk. The gate includes a polycrystalline silicon layer, the source includes a P-implanted layer, the drain includes the P-implanted layer, a P-well layer, and a deep P-well layer. A bulk terminal is connected through the P-implanted layer, the P-well layer, the deep P-well layer, and a P-type buried layer to the bulk. The LDMOS structure is able to be produced without any extra masking step, and it has compact structure, low on-resistance, and is able to withstand high current and high voltage.
    Type: Grant
    Filed: August 11, 2011
    Date of Patent: August 6, 2013
    Assignee: IPGoal Microelectronics (SiChuan) Co., Ltd.
    Inventor: Rongwei Yu
  • Publication number: 20120037984
    Abstract: A LDMOS structure includes a gate, a source, a drain and a bulk. The gate includes a polycrystalline silicon layer, the source includes a P-implanted layer, the drain includes the P-implanted layer, a P-well layer, and a deep P-well layer. A bulk terminal is connected through the P-implanted layer, the P-well layer, the deep P-well layer, and a P-type buried layer to the bulk. The LDMOS structure is able to be produced without any extra masking step, and it has compact structure, low on-resistance, and is able to withstand high current and high voltage.
    Type: Application
    Filed: August 11, 2011
    Publication date: February 16, 2012
    Inventor: Rongwei Yu
  • Publication number: 20120001240
    Abstract: A junction field effect transistor structure includes a grid electrode, a source electrode, a drain electrode and a substrate. The grid electrode includes a polysilicon layer and a P-type implanted layer. The source electrode includes an N-type implanted layer, an N-type well layer and a heavy-implanted N-type well layer. The drain electrode includes the N-type implanted layer, the N-type well layer and the heavy-implanted N-type well layer. The substrate is connected with a substrate connecting end by the P-type implanted layer, a P-type well layer, a heavy-implanted P-type well layer and a P-type buried layer. The junction field effect transistor structure of the present invention can be manufactured without adding any masking step based on the existing technologies, and has the high-voltage resistant characteristic to meet the requirements in practical applications. Furthermore, it has the compact structure and compatible technology.
    Type: Application
    Filed: June 30, 2011
    Publication date: January 5, 2012
    Inventor: Rongwei Yu