Patents by Inventor Russell P Mohn

Russell P Mohn has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8754713
    Abstract: In an ADPLL composed of a digital circuit, a technique improving phase difference detection in a vicinity of a phase difference of 0 (zero) is provided. A feedback loop comprises a PFD comparing phases and frequencies of a reference signal and a feedback signal, a TDC converting an output of the PFD into a digital value, a DLF removing a high frequency noise component from an output of the TDC, a DCO controlled based on an output of the DLF and a DIV frequency-dividing an output the DCO and outputting the feedback signal. An offset value is added at any portion of the feedback loop, a phase of the feedback signal is controlled and a value other than 0 is inputted to the TDC even when the ADPLL is locked.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: June 17, 2014
    Assignees: Renesas Electronics Corporation, Epoch Microelectronics, Inc.
    Inventors: Toshiya Uozumi, Keisuke Ueda, Mitsunori Samata, Satoru Yamamoto, Russell P Mohn, Aleksander Dec, Ken Suyama
  • Publication number: 20110064150
    Abstract: In an ADPLL composed of a digital circuit, a technique improving phase difference detection in a vicinity of a phase difference of 0 (zero) is provided. A feedback loop comprises a PFD comparing phases and frequencies of a reference signal and a feedback signal, a TDC converting an output of the PFD into a digital value, a DLF removing a high frequency noise component from an output of the TDC, a DCO controlled based on an output of the DLF and a DIV frequency-dividing an output the DCO and outputting the feedback signal. An offset value is added at any portion of the feedback loop, a phase of the feedback signal is controlled and a value other than 0 is inputted to the TDC even when the ADPLL is locked.
    Type: Application
    Filed: November 23, 2010
    Publication date: March 17, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventors: Toshiya UOZUMI, Keisuke UEDA, Mitsunori SAMATA, Satoru YAMAMOTO, Russell P. Mohn, Aleksander DEC, Ken SUYAMA
  • Patent number: 7859344
    Abstract: In an ADPLL composed of a digital circuit, a technique improving phase difference detection in a vicinity of a phase difference of 0 (zero) is provided. A feedback loop comprises a PFD comparing phases and frequencies of a reference signal and a feedback signal, a TDC converting an output of the PFD into a digital value, a DLF removing a high frequency noise component from an output of the TDC, a DCO controlled based on an output of the DLF and a DIV frequency-dividing an output the DCO and outputting the feedback signal. An offset value is added at any portion of the feedback loop, a phase of the feedback signal is controlled and a value other than 0 is inputted to the TDC even when the ADPLL is locked.
    Type: Grant
    Filed: April 29, 2008
    Date of Patent: December 28, 2010
    Assignees: Renesas Electronics Corporation, Epoch Microelectronics, Inc.
    Inventors: Toshiya Uozumi, Keisuke Ueda, Mitsunori Samata, Satoru Yamamoto, Russell P Mohn, Aleksander Dec, Ken Suyama
  • Publication number: 20100097150
    Abstract: A technique for suppressing quantization noise generated due to digitizing an analog circuit in a PLL circuit is provided. The PLL circuit comprises: a digital phase frequency detector which detects (compares) phases and frequencies of a reference signal and a frequency-divided signal and converts the same to a digital value; a digital loop filter which eliminates high-frequency noise components from an output of the digital phase frequency comparator; a digital-analog converter which converts a digital value of an output of the digital loop filter to an analog value; an analog filter which eliminates a high-frequency noise component from an output of the digital-analog converter; a voltage controlled oscillator whose frequency is controlled based on an output of the analog filter; and a frequency divider which divides the frequency of the voltage controlled oscillator and outputs the frequency-divided signal.
    Type: Application
    Filed: October 16, 2008
    Publication date: April 22, 2010
    Inventors: Keisuke Ueda, Toshiya Uozumi, Satoru Yamamoto, Mitsunori Samata, Russell P. Mohn, Aleksander Dec, Ken Suyama
  • Publication number: 20090267664
    Abstract: In an ADPLL composed of a digital circuit, a technique improving phase difference detection in a vicinity of a phase difference of 0 (zero) is provided. A feedback loop comprises a PFD comparing phases and frequencies of a reference signal and a feedback signal, a TDC converting an output of the PFD into a digital value, a DLF removing a high frequency noise component from an output of the TDC, a DCO controlled based on an output of the DLF and a DIV frequency-dividing an output the DCO and outputting the feedback signal. An offset value is added at any portion of the feedback loop, a phase of the feedback signal is controlled and a value other than 0 is inputted to the TDC even when the ADPLL is locked.
    Type: Application
    Filed: April 29, 2008
    Publication date: October 29, 2009
    Inventors: Toshiya UOZUMI, Keisuke Ueda, Mitsunori Samata, Satoru Yamamoto, Russell P. Mohn, Aleksander Dec, Ken Suyama