Patents by Inventor Ryo Tabei

Ryo Tabei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8990630
    Abstract: A server having a plurality of system boards, comprising: a panic processing unit configured to stop (panic) the server; a system board information storage unit configured to store information to identify a system board having a memory used by a kernel; a system board detaching processing unit configured to detach the system board having the memory used by the kernel before server stoppage; and a reboot processing unit configured to reboot the server using system boards other than the separated system board among the plurality of system boards, after detaching the system board having the memory used by the kernel.
    Type: Grant
    Filed: January 3, 2012
    Date of Patent: March 24, 2015
    Assignee: Fujitsu Limited
    Inventors: Hiroshi Kondo, Ryo Tabei, Kenji Gotsubo
  • Publication number: 20120102358
    Abstract: A server having a plurality of system boards, comprising: a panic processing unit configured to stop (panic) the server; a system board information storage unit configured to store information to identify a system board having a memory used by a kernel; a system board detaching processing unit configured to detach the system board having the memory used by the kernel before server stoppage; and a reboot processing unit configured to reboot the server using system boards other than the separated system board among the plurality of system boards, after detaching the system board having the memory used by the kernel.
    Type: Application
    Filed: January 3, 2012
    Publication date: April 26, 2012
    Applicant: Fujitsu Limited
    Inventors: Hiroshi KONDO, Ryo TABEI, Kenji GOTSUBO
  • Publication number: 20110173412
    Abstract: A memory protection method includes setting a memory area in at least one address setting register; setting a trap type in a trap type setting register corresponding to the address setting register; generating a trap of the trap type set in the trap type setting register in accordance with an access request to the memory area set at the address setting register; setting a size of an inaccessible area in a memory; allocating, in accordance with a memory allocation request from an application, a memory area to the application as an accessible area and an inaccessible area having the inaccessible area size right after the accessible area; setting the inaccessible area in a first address setting register and a first trap type in a first trap type setting register; and generating a memory image of the application and closing the application when a trap of the first trap type occurred.
    Type: Application
    Filed: March 22, 2011
    Publication date: July 14, 2011
    Applicant: FUJITSU LIMITED
    Inventors: Ryo TABEI, Hiroshi KONDO, Hiroyuki IZUI, Keizo AZUMA
  • Patent number: 7716520
    Abstract: A multi-CPU computer which is capable of positively performing error handling, and restarting a system even when a fatal error has occurred in a CPU. When a hardware error has occurred in a first CPU, error information is notified to a second CPU by a first error notification circuit of the first CPU. Then, the error information notified from the first CPU is obtained by a second error notification circuit of the second CPU, and error handling based on the error information is requested of an operating system. The second CPU executes a process for storing fault information including the error information in a storage device and a process for restarting the system, according to the operating system.
    Type: Grant
    Filed: July 17, 2007
    Date of Patent: May 11, 2010
    Assignee: Fujitsu Limited
    Inventors: Ryo Tabei, Hiroshi Kondo
  • Publication number: 20080010506
    Abstract: A multi-CPU computer which is capable of positively performing error handling, and restarting a system even when a fatal error has occurred in a CPU. When a hardware error has occurred in a first CPU, error information is notified to a second CPU by a first error notification circuit of the first CPU. Then, the error information notified from the first CPU is obtained by a second error notification circuit of the second CPU, and error handling based on the error information is requested of an operating system. The second CPU executes a process for storing fault information including the error information in a storage device and a process for restarting the system, according to the operating system.
    Type: Application
    Filed: July 17, 2007
    Publication date: January 10, 2008
    Applicant: Fujitsu Limited
    Inventors: Ryo Tabei, Hiroshi Kondo