Patents by Inventor Ryohei Takakura

Ryohei Takakura has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11955559
    Abstract: Provided are a thin film transistor, a display device, and a thin film transistor manufacturing method, in which variation in characteristics is small. The present invention is provided with: a gate electrode formed on a substrate; a gate insulation film formed so as to cover the gate electrode; a semiconductor layer which is formed on the upper side of the gate insulation film and which includes a polysilicon layer disposed, in a plan view, inside a region defined by the gate electrode; an etching stopper layer disposed on the upper side of the polysilicon layer; and a source electrode and a drain electrode provided on the semiconductor layer so as to be separated from each other, wherein the polysilicon layer has first and second regions which are not covered with the etching stopper layer, and a part of the source electrode exists above the first region and a part of the drain electrode exists above the second region.
    Type: Grant
    Filed: August 27, 2021
    Date of Patent: April 9, 2024
    Assignee: SAKAI DISPLAY PRODUCTS CORPORATION
    Inventors: Yoshiaki Matsushima, Shigeru Ishida, Ryohei Takakura, Satoru Utsugi, Nobutake Nodera, Takao Matsumoto, Satoshi Michinaka
  • Publication number: 20210391475
    Abstract: Provided are a thin film transistor, a display device, and a thin film transistor manufacturing method, in which variation in characteristics is small. The present invention is provided with: a gate electrode formed on a substrate; a gate insulation film formed so as to cover the gate electrode; a semiconductor layer which is formed on the upper side of the gate insulation film and which includes a polysilicon layer disposed, in a plan view, inside a region defined by the gate electrode; an etching stopper layer disposed on the upper side of the polysilicon layer; and a source electrode and a drain electrode provided on the semiconductor layer so as to be separated from each other, wherein the polysilicon layer has first and second regions which are not covered with the etching stopper layer, and a part of the source electrode exists above the first region and a part of the drain electrode exists above the second region.
    Type: Application
    Filed: August 27, 2021
    Publication date: December 16, 2021
    Inventors: YOSHIAKI MATSUSHIMA, SHIGERU ISHIDA, RYOHEI TAKAKURA, SATORU UTSUGI, NOBUTAKE NODERA, TAKAO MATSUMOTO, SATOSHI MICHINAKA
  • Patent number: 11121262
    Abstract: A semiconductor device includes a thin film transistor including: a substrate 1; a gate electrode 2 supported on the substrate 1; a semiconductor layer 4 provided on the gate electrode with a gate insulating layer 3 therebetween, wherein the semiconductor layer includes a first region Rs, a second region Rd, and a source-drain interval region SG that is located between the first region and the second region and overlaps with the gate electrode as seen from a direction normal to the substrate; a first contact layer Cs in contact with the first region and a second contact layer Cd in contact with the second region; a source electrode 8s electrically connected to the first region with the first contact layer therebetween; and a drain electrode 8d electrically connected to the second region with the second contact layer therebetween, wherein: the semiconductor layer includes a crystalline silicon region 4c, and at least a portion of the crystalline silicon region is located in the source-drain interval region SG;
    Type: Grant
    Filed: July 12, 2017
    Date of Patent: September 14, 2021
    Assignee: SAKAI DISPLAY PRODUCTS CORPORATION
    Inventors: Shigeru Ishida, Tomohiro Inoue, Ryohei Takakura
  • Patent number: 11081507
    Abstract: A semiconductor device includes a thin film transistor 101 including: a semiconductor layer 4 provided on a gate electrode 2 with a gate insulating layer 3 therebetween, wherein the semiconductor layer includes a first region Rs, a second region Rd, and a source-drain interval region RG that is located between the first region and the second region and overlaps with the gate electrode as seem from a direction normal to a substrate; a protection layer 5 arranged on the semiconductor layer 4; a first contact layer Cs in contact with the first region and a second contact layer Cd in contact with the second region; a source electrode 8s; and a drain electrode 8d, wherein: the semiconductor layer 4 includes a crystalline silicon region 4p, and at least a portion of the crystalline silicon region 4p is located in the source-drain interval region RG; and at least one opening 10 is provided that runs through the protection layer 5 and the semiconductor layer 4 and reaches the gate insulating layer 3, wherein the at l
    Type: Grant
    Filed: July 12, 2017
    Date of Patent: August 3, 2021
    Assignee: SAKAI DISPLAY PRODUCTS CORPORATION
    Inventors: Shigeru Ishida, Tomohiro Inoue, Ryohei Takakura
  • Publication number: 20210234048
    Abstract: A thin film transistor (101) includes: a gate electrode (2) supported by a substrate (1); a gate insulating layer (3) covering the gate electrode; a semiconductor layer (4) being disposed on the gate insulating layer and including a polysilicon region (4p), the polysilicon region (4p) including a first region (Rs), a second region (Rd), and a channel region (Rc) that is located between the first region and the second region; a source electrode (8s) electrically connected to the first region; a drain electrode (8d) electrically connected to the second region; a protective insulating layer (5) disposed between the semiconductor layer and the source electrode and drain electrode; an i type semiconductor layer composed of an intrinsic semiconductor, the i type semiconductor layer being disposed between the protective insulating layer and the channel region so as to be directly in contact with a portion of the channel region; and a sidewall disposed on a side surface of the protective insulating layer.
    Type: Application
    Filed: June 7, 2018
    Publication date: July 29, 2021
    Inventors: HIROYUKI OHTA, TOMOHIRO INOUE, KOTA IMANISHI, YOSHIAKI MATSUSHIMA, RYOHEI TAKAKURA
  • Publication number: 20200227567
    Abstract: A semiconductor device includes a thin film transistor including: a substrate 1; a gate electrode 2 supported on the substrate 1; a semiconductor layer 4 provided on the gate electrode with a gate insulating layer 3 therebetween, wherein the semiconductor layer includes a first region Rs, a second region Rd, and a source-drain interval region SG that is located between the first region and the second region and overlaps with the gate electrode as seen from a direction normal to the substrate; a first contact layer Cs in contact with the first region and a second contact layer Cd in contact with the second region; a source electrode 8s electrically connected to the first region with the first contact layer therebetween; and a drain electrode 8d electrically connected to the second region with the second contact layer therebetween, wherein: the semiconductor layer includes a crystalline silicon region 4c, and at least a portion of the crystalline silicon region is located in the source-drain interval region SG;
    Type: Application
    Filed: July 12, 2017
    Publication date: July 16, 2020
    Inventors: SHIGERU ISHIDA, TOMOHIRO INOUE, RYOHEI TAKAKURA
  • Publication number: 20200212079
    Abstract: A semiconductor device includes a thin film transistor 101 including: a semiconductor layer 4 provided on a gate electrode 2 with a gate insulating layer 3 therebetween, wherein the semiconductor layer includes a first region Rs, a second region Rd, and a source-drain interval region RG that is located between the first region and the second region and overlaps with the gate electrode as seem from a direction normal to a substrate; a protection layer 5 arranged on the semiconductor layer 4; a first contact layer Cs in contact with the first region and a second contact layer Cd in contact with the second region; a source electrode 8s; and a drain electrode 8d, wherein: the semiconductor layer 4 includes a crystalline silicon region 4p, and at least a portion of the crystalline silicon region 4p is located in the source-drain interval region RG; and at least one opening 10 is provided that runs through the protection layer 5 and the semiconductor layer 4 and reaches the gate insulating layer 3, wherein the at l
    Type: Application
    Filed: July 12, 2017
    Publication date: July 2, 2020
    Inventors: SHIGERU ISHIDA, TOMOHIRO INOUE, RYOHEI TAKAKURA
  • Patent number: 10453876
    Abstract: In the present invention, a gate electrode is formed on a substrate surface, and an insulation film is formed on the substrate surface whereon the gate electrode has been formed. A first amorphous silicon layer is formed on the substrate surface whereon the insulation film has been formed. An energy beam is irradiated onto a plurality of required sites spaced from each other in the first amorphous silicon layer to transform each of the required sites into a polysilicon layer. Each of the required sites is situated on the upper side of the gate electrode and serves as a channel region between a source and a drain. This allows other sites, which are in the first amorphous silicon layer and related to the plurality of required sites, to also be irradiated by the energy beam and ablated so as to form at the other sites a cleared portion having a required shape.
    Type: Grant
    Filed: April 20, 2015
    Date of Patent: October 22, 2019
    Assignee: Sakai Display Products Corporation
    Inventors: Nobutake Nodera, Shigeru Ishida, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto
  • Publication number: 20190140102
    Abstract: Provided are a thin film transistor, a display device, and a thin film transistor manufacturing method, in which variation in characteristics is small. The present invention is provided with: a gate electrode formed on a substrate; a gate insulation film formed so as to cover the gate electrode; a semiconductor layer which is formed on the upper side of the gate insulation film and which includes a polysilicon layer disposed, in a plan view, inside a region defined by the gate electrode; an etching stopper layer disposed on the upper side of the polysilicon layer; and a source electrode and a drain electrode provided on the semiconductor layer so as to be separated from each other, wherein the polysilicon layer has first and second regions which are not covered with the etching stopper layer, and a part of the source electrode exists above the first region and a part of the drain electrode exists above the second region.
    Type: Application
    Filed: April 25, 2016
    Publication date: May 9, 2019
    Applicant: SAKAI DISPLAY PRODUCTS CORPORATION
    Inventors: YOSHIAKI MATSUSHIMA, SHIGERU ISHIDA, RYOHEI TAKAKURA, SATORU UTSUGI, NOBUTAKE NODERA, TAKAO MATSUMOTO, SATOSHI MICHINAKA
  • Patent number: 10243003
    Abstract: The thin film transistor includes: a gate electrode formed on a surface of a substrate; a polysilicon layer formed on an upper side of the gate electrode; an amorphous silicon layer formed on the polysilicon layer so as to cover the same; an n+ silicon layer formed on an upper side of the amorphous silicon layer; and a source electrode and a drain electrode which are formed on the n+ silicon layer, wherein, in a projected state in which the polysilicon layer, the source electrode and the drain electrode are projected onto the surface of the substrate, a part of the polysilicon layer and a part of each of the source electrode and the drain electrode are adapted so as to be overlapped with each other, and in the projected state, a minimum dimension, in a width direction orthogonal to a length direction between the source electrode and the drain electrode, of the polysilicon layer located between the source electrode and the drain electrode is smaller than dimensions in the width direction of the source electrod
    Type: Grant
    Filed: March 27, 2015
    Date of Patent: March 26, 2019
    Assignee: Sakai Display Products Corporation
    Inventors: Nobutake Nodera, Shigeru Ishida, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto, Kazuki Kobayashi, Taimi Oketani
  • Patent number: 10038098
    Abstract: The method for manufacturing a thin film transistor includes the processes of forming a gate electrode on a surface of a substrate, forming an insulation film on the surface of the substrate on which the gate electrode is formed, forming a first amorphous silicon layer on the surface of the substrate on which the insulation film is formed, annealing a plurality of required places separated from each other on the first amorphous silicon layer by irradiating the same with an energy beam to change the required places to a polysilicon layer, forming a second amorphous silicon layer by covering the polysilicon layer, forming an n+ silicon layer on a surface of the second amorphous silicon layer, etching the first amorphous silicon layer, the second amorphous silicon layer and the n+ silicon layer.
    Type: Grant
    Filed: November 7, 2014
    Date of Patent: July 31, 2018
    Assignee: Sakai Display Products Corporation
    Inventors: Nobutake Nodera, Shigeru Ishida, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto, Kazuki Kobayashi, Taimi Oketani
  • Patent number: 10008606
    Abstract: The thin film transistor includes a gate electrode formed on a surface of a substrate; a first amorphous silicon layer formed on an upper side of the gate electrode; a plurality of polysilicon layers separated by the first amorphous silicon layer and formed on the upper side of the gate electrode with a required spaced dimension; a second amorphous silicon layer and an n+ silicon layer which are formed on the upper side of the plurality of polysilicon layers and the first amorphous silicon layer; and a source electrode and a drain electrode formed on the n+ silicon layer.
    Type: Grant
    Filed: March 30, 2015
    Date of Patent: June 26, 2018
    Assignee: Sakai Display Products Corporation
    Inventors: Shigeru Ishida, Nobutake Nodera, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto, Kazuki Kobayashi, Taimi Oketani
  • Publication number: 20180122839
    Abstract: In the present invention, a gate electrode is formed on a substrate surface, and an insulation film is formed on the substrate surface whereon the gate electrode has been formed. A first amorphous silicon layer is formed on the substrate surface whereon the insulation film has been formed. An energy beam is irradiated onto a plurality of required sites spaced from each other in the first amorphous silicon layer to transform each of the required sites into a polysilicon layer. Each of the required sites is situated on the upper side of the gate electrode and serves as a channel region between a source and a drain. This allows other sites, which are in the first amorphous silicon layer and related to the plurality of required sites, to also be irradiated by the energy beam and ablated so as to form at the other sites a cleared portion having a required shape.
    Type: Application
    Filed: April 20, 2015
    Publication date: May 3, 2018
    Inventors: Nobutake Nodera, Shigeru Ishida, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto
  • Publication number: 20180097120
    Abstract: The thin film transistor includes a gate electrode formed on a surface of a substrate; a first amorphous silicon layer formed on an upper side of the gate electrode; a plurality of polysilicon layers separated by the first amorphous silicon layer and formed on the upper side of the gate electrode with a required spaced dimension; a second amorphous silicon layer and an n+ silicon layer which are formed on the upper side of the plurality of polysilicon layers and the first amorphous silicon layer; and a source electrode and a drain electrode formed on the n+ silicon layer.
    Type: Application
    Filed: March 30, 2015
    Publication date: April 5, 2018
    Inventors: Shigeru Ishida, Nobutake Nodera, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto, Kazuki Kobayashi, Taimi Oketani
  • Publication number: 20170162709
    Abstract: The method for manufacturing a thin film transistor includes the processes of forming a gate electrode on a surface of a substrate, forming an insulation film on the surface of the substrate on which the gate electrode is formed, forming a first amorphous silicon layer on the surface of the substrate on which the insulation film is formed, annealing a plurality of required places separated from each other on the first amorphous silicon layer by irradiating the same with an energy beam to change the required places to a polysilicon layer, forming a second amorphous silicon layer by covering the polysilicon layer, forming an n+ silicon layer on a surface of the second amorphous silicon layer, etching the first amorphous silicon layer, the second amorphous silicon layer and the n+ silicon layer.
    Type: Application
    Filed: November 7, 2014
    Publication date: June 8, 2017
    Inventors: Nobutake Nodera, Shigeru Ishida, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto, Kazuki Kobayashi, Taimi Oketani
  • Publication number: 20170154901
    Abstract: The thin film transistor includes: a gate electrode formed on a surface of a substrate; a polysilicon layer formed on an upper side of the gate electrode; an amorphous silicon layer formed on the polysilicon layer so as to cover the same; an n+ silicon layer formed on an upper side of the amorphous silicon layer; and a source electrode and a drain electrode which are formed on the n+ silicon layer, wherein, in a projected state in which the polysilicon layer, the source electrode and the drain electrode are projected onto the surface of the substrate, a part of the polysilicon layer and a part of each of the source electrode and the drain electrode are adapted so as to be overlapped with each other, and in the projected state, a minimum dimension, in a width direction orthogonal to a length direction between the source electrode and the drain electrode, of the polysilicon layer located between the source electrode and the drain electrode is smaller than dimensions in the width direction of the source electrod
    Type: Application
    Filed: March 27, 2015
    Publication date: June 1, 2017
    Applicant: Sakai Display Products Corporation
    Inventors: Nobutake Nodera, Shigeru Ishida, Ryohei Takakura, Yoshiaki Matsushima, Takao Matsumoto, Kazuki Kobayashi, Taimi Oketani