Patents by Inventor Sachin AITHAL

Sachin AITHAL has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250004116
    Abstract: An example apparatus includes: analog-to-digital converter (ADC) circuitry having an output terminal; beamforming circuitry including: delay circuitry having a first input terminal, a second input terminal, and an output terminal, the first input terminal of the delay circuitry coupled to the output terminal of the ADC circuitry; amplifier circuitry having an input terminal and an output terminal, the input terminal of the amplifier circuitry coupled to the output terminal of the delay circuitry; and summation circuitry having an input terminal coupled to the output terminal of the amplifier circuitry; beamforming control circuitry coupled to the second input terminal of the delay circuitry, the beamforming control circuitry configured to calculate a delay value based on a piecewise delay profile.
    Type: Application
    Filed: June 26, 2024
    Publication date: January 2, 2025
    Inventors: Vajeed Nimran, Sachin Aithal, Shabbir Amjhera Wala, Rahul Reji
  • Publication number: 20250007580
    Abstract: An example apparatus includes: at least one memory; programmable circuitry; and machine readable instructions to cause the programmable circuitry to at least: determine beamforming delay profiles for a plurality of channels, the beamforming delay profiles including delay values corresponding to a distance from a channel for a beamline; split the beamforming delay profiles into a plurality of segments; fit the plurality of segments of the beamforming delay profiles to linear segments; generate piece-wise beamforming delay profiles including initial values of the beamforming delay profiles, slopes of the linear segments of the plurality of segments, and durations of the plurality of segments; and store the piece-wise beamforming delay profiles for beamforming.
    Type: Application
    Filed: June 26, 2024
    Publication date: January 2, 2025
    Inventors: Vajeed Nimran, Sachin Aithal, Shabbir Amjhera Wala, Rahul Reji
  • Publication number: 20240313751
    Abstract: A circuit includes an interference frequency tracking circuit, a PLI synthesizer circuit, and a summing circuit. The interference frequency tracking circuit is configured to track a frequency of an interference signal derived from a target signal, and provide a frequency selection value representing the frequency of the interference signal. The PLI synthesizer circuit is configured to generate, based on the frequency selection value, a correction signal at the frequency of the interference signal, adjust a phase of the correction signal to match a phase of the interference signal in the target signal, and adjust an amplitude of the correction signal to match an amplitude of the interference signal in the target signal. The summing circuit is configured to subtract the correction signal from the target signal.
    Type: Application
    Filed: February 28, 2024
    Publication date: September 19, 2024
    Applicant: Texas Instruments Incorporated
    Inventors: Sachin AITHAL, Anand H UDUPA, Raja Reddy PATUKURI, Sandeep OSWAL, Aatish CHANDAK, Vignesh SUBRAMANYA, Aravind MIRIYALA
  • Publication number: 20240143890
    Abstract: A circuit includes: channel signal chains; configuration registers including a configuration register for each of the channel signal chains; channel data registers including a channel data register for each of the channel signal chains; a first communication interface coupled to the configuration registers via a daisy-chain connection; a second communication interface coupled to the set of channel data registers via respective parallel connections; and routing interfaces including a routing interface for each of the channel signal chains, each of the routing interfaces having a routing data input, a daisy-chain connection input, a parallel connection input, first and second control inputs, and a routing data output.
    Type: Application
    Filed: October 27, 2022
    Publication date: May 2, 2024
    Inventors: Rakul VISWANATH, Sachin AITHAL, Gunvarun SUDAN
  • Publication number: 20240057923
    Abstract: Systems, apparatus, articles of manufacture, and methods are disclosed to detect a pace pulse in an electrocardiogram (ECG) signal. An example apparatus includes programmable circuitry configured to execute instructions to: identify a leading edge of a pulse in an input signal based on an amplitude change; identify a transition time of the leading edge of the pulse; validate the leading edge of the pulse based on the amplitude change and transition time; identify a trailing edge of the pulse; determine a width of the pulse between the leading edge and the trailing edge; and validate the pulse based on the width.
    Type: Application
    Filed: May 31, 2023
    Publication date: February 22, 2024
    Inventors: Nithin Jose, Anand Hariraj Udupa, Sachin Aithal, Raja Reddy Patukuri, Ashin Antony
  • Patent number: 11543291
    Abstract: An analog front-end circuit includes an array of pixel circuits. Each pixel circuit includes an event counter and a power consumption circuit. The event counter is configured to count photons incident at the pixel circuit. The power compensation circuit includes an event rate circuit and a current sink circuit. The event rate circuit is configured to determine a rate of photon detection events at the pixel circuit. The current sink circuit is configured to pass a compensation current selected based on the rate of photon detection events at the pixel circuit.
    Type: Grant
    Filed: April 30, 2021
    Date of Patent: January 3, 2023
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Rakul Viswanath, Sachin Aithal
  • Publication number: 20220349748
    Abstract: An analog front-end circuit includes an array of pixel circuits. Each pixel circuit includes an event counter and a power consumption circuit. The event counter is configured to count photons incident at the pixel circuit. The power compensation circuit includes an event rate circuit and a current sink circuit. The event rate circuit is configured to determine a rate of photon detection events at the pixel circuit. The current sink circuit is configured to pass a compensation current selected based on the rate of photon detection events at the pixel circuit.
    Type: Application
    Filed: April 30, 2021
    Publication date: November 3, 2022
    Inventors: Rakul VISWANATH, Sachin AITHAL