Patents by Inventor Saeid Sadeghi-Emamchaie

Saeid Sadeghi-Emamchaie has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10069654
    Abstract: A circuit according to an embodiment includes a first slicer connected to an input port and a threshold circuit connected to a threshold port of the first slicer and configured to generate a first threshold voltage according to at least a first magnitude of a nominal value of a leading bit in a signal received at the input port. The first slicer is configured to slice the signal according to the first threshold voltage. In some embodiments, the threshold circuit calculates the first threshold voltage according to at least the first magnitude of the nominal value of the leading bit in the signal and a second magnitude of an interference voltage caused, in the leading bit, by a preceding bit.
    Type: Grant
    Filed: November 10, 2015
    Date of Patent: September 4, 2018
    Assignee: Huawei Technologies Co., Ltd.
    Inventor: Saeid Sadeghi-Emamchaie
  • Publication number: 20170134189
    Abstract: A circuit according to an embodiment includes a first slicer connected to an input port and a threshold circuit connected to a threshold port of the first slicer and configured to generate a first threshold voltage according to at least a first magnitude of a nominal value of a leading bit in a signal received at the input port. The first slicer is configured to slice the signal according to the first threshold voltage. In some embodiments, the threshold circuit calculates the first threshold voltage according to at least the first magnitude of the nominal value of the leading bit in the signal and a second magnitude of an interference voltage caused, in the leading bit, by a preceding bit.
    Type: Application
    Filed: November 10, 2015
    Publication date: May 11, 2017
    Inventor: Saeid Sadeghi-Emamchaie
  • Publication number: 20040062333
    Abstract: A clock control circuit for use in a multi-channel baud-rate timing recovery loop includes a control circuit responsive to a phase error signal from at least one phase detector for generating at least one clock control signal, wherein said control circuit propagates adjustments required for frequency correction in a synchronous fashion across all of the N-channels.
    Type: Application
    Filed: September 26, 2002
    Publication date: April 1, 2004
    Applicant: STMicroelectronics, Inc.
    Inventors: Roger Kevin Bertschmann, Saeid Sadeghi-Emamchaie