Patents by Inventor Sagar Edara

Sagar Edara has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7606248
    Abstract: An apparatus is described having a plurality of network processors that identify, for each of a plurality of packets, which multidimensional queue from amongst a plurality of multidimensional queues that each one of the plurality of packets should be enqueued into. Each of the network processors is able to identify a particular multidimensional queue for a different one of the plurality of packets.
    Type: Grant
    Filed: May 10, 2002
    Date of Patent: October 20, 2009
    Assignee: Altera Corporation
    Inventors: Greg Maturi, Neil Mammen, Sagar Edara, Mammen Thomas
  • Patent number: 7336669
    Abstract: According to one embodiment, a network is disclosed. The network includes a source device, a networking hardware machine coupled to the source device, and a destination device coupled to the networking hardware machine. The networking hardware machine receives data packets from the source device and distributes statistics data corresponding to the data packets among multiple internal memory devices.
    Type: Grant
    Filed: May 20, 2002
    Date of Patent: February 26, 2008
    Assignee: Altera Corporation
    Inventors: Neil Mammen, Sagar Edara, Mammen Thomas, Greg Maturi
  • Patent number: 6816938
    Abstract: A system on-chip interface device includes a plurality of cores comprising core systems a plurality of standard interfaces interfaced to the plurality of cores a system bus, an on-chip bus, a plurality of system interface blocks comprising first and second interfaces, wherein the first interface comprises a standard interface interfaced to at least one core system and the second interface comprises an interface interfaced to the system bus, a system bus bridge comprising first and second system bus interfaces wherein the first system bus interface comprises an interface interfaced to the system bus and the second system bus interface comprises a standard interface, an on-chip bus bridge comprising first and second on-chip bus interfaces wherein the first on-chip bus interface comprises a standard interface interfaced to the system bus bridge and the second on-chip bus interface comprises an interface interfaced to the on-chip bus.
    Type: Grant
    Filed: March 27, 2001
    Date of Patent: November 9, 2004
    Assignee: Synopsys, Inc.
    Inventors: Sagar Edara, Amjad Qureshi, Ajit Deora, Ramana Kalapatapu
  • Publication number: 20020144045
    Abstract: A system on-chip interface device includes a plurality of cores comprising core systems a plurality of standard interfaces interfaced to the plurality of cores a system bus, an on-chip bus, a plurality of system interface blocks comprising first and second interfaces, wherein the first interface comprises a standard interface interfaced to at least one core system and the second interface comprises an interface interfaced to the system bus, a system bus bridge comprising first and second system bus interfaces wherein the first system bus interface comprises an interface interfaced to the system bus and the second system bus interface comprises a standard interface, an on-chip bus bridge comprising first and second on-chip bus interfaces wherein the first on-chip bus interface comprises a standard interface interfaced to the system bus bridge and the second on-chip bus interface comprises an interface interfaced to the on-chip bus.
    Type: Application
    Filed: March 27, 2001
    Publication date: October 3, 2002
    Inventors: Sagar Edara, Amjad Qureshi, Ajit Deora, Ramana Kalapatapu
  • Patent number: 6353867
    Abstract: Two on-chip buses (OCBs) having respective standardized definitions are implemented on a multi-function system chip, with one of the OCB definitions being a subset of the other. System virtual components (VCs) are connected to the system OCB with a system virtual component interface or “bus wrapper”. “Peripheral” virtual components are connected to a peripheral OCB using respective standard interface blocks. Since the definition of the peripheral OCB is a subset of the system OCB, bridging between the two OCBs is relatively straightforward. The invention permits a “plug and play’ capability on behalf of all peripheral VC designs implemented according to the standard, such that the systems integrator may mix and match peripheral VCs without degradation of functionality or performance.
    Type: Grant
    Filed: January 14, 2000
    Date of Patent: March 5, 2002
    Assignee: inSilicon Corporation
    Inventors: Amjad Qureshi, Ajit J. Deora, Ramana Kalapatapu, Sagar Edara