Patents by Inventor Sai Aditya KrishnaSwamy Nurani

Sai Aditya KrishnaSwamy Nurani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11916567
    Abstract: An example sample-and-hold circuit includes a first and second input resistors, each having first and second terminals; first and second transistors coupled in series between the second terminals of the first and second input resistors; and third and fourth input resistors, each having first and second terminals; and third and fourth transistors coupled in series between the second terminals of the third and fourth input resistors. A first capacitor is coupled between the first and second transistors and a second capacitor is coupled between the third and fourth transistors. The control terminals of the first and third transistors are coupled together, and the control terminals of the second and fourth transistors are coupled together.
    Type: Grant
    Filed: January 7, 2022
    Date of Patent: February 27, 2024
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sai Aditya Krishnaswamy Nurani, Joseph Palackal Mathew, Prasanth K, Visvesvaraya Appala Pentakota, Shagun Dusad
  • Publication number: 20220271764
    Abstract: A voltage-to-delay converter converts input signals into delay signals, and includes: a first stage for receiving the input signals and for generating intermediate output signals, wherein timing of the intermediate output signals corresponds to voltages of the input signals, and wherein the first stage has a voltage source for providing a rail-to-rail voltage; and a second stage for receiving the intermediate output signals and for generating rail-to-rail output signals, wherein timing of the rail-to-rail output signals corresponds to the timing of the intermediate output signals, and wherein voltage of the rail-to-rail output signals corresponds to the rail-to-rail voltage. A voltage-to-delay converter block is also described. A circuit for receiving differential input signals, generating corresponding output signals, and removing common mode signals from the output signals is also described.
    Type: Application
    Filed: February 23, 2021
    Publication date: August 25, 2022
    Inventors: Prasanth K, Eeshan MIGLANI, Visvesvaraya Appala PENTAKOTA, Kartik GOEL, Jagannathan VENKATARAMAN, Sai Aditya Krishnaswamy NURANI
  • Publication number: 20220131551
    Abstract: An example sample-and-hold circuit includes a first and second input resistors, each having first and second terminals; first and second transistors coupled in series between the second terminals of the first and second input resistors; and third and fourth input resistors, each having first and second terminals; and third and fourth transistors coupled in series between the second terminals of the third and fourth input resistors. The control terminals of the first and third transistors are coupled together, and the control terminals of the second and fourth transistors are coupled together.
    Type: Application
    Filed: January 7, 2022
    Publication date: April 28, 2022
    Inventors: Sai Aditya Krishnaswamy NURANI, Joseph Palackal MATHEW, Prasanth K., Visvesvaraya Appala PENTAKOTA, Shagun DUSAD
  • Patent number: 11277145
    Abstract: A sample-and-hold circuit includes a first input resistor, a first transistor, a first capacitor, a second resistor, and a first current source device. A first current terminal of the first transistor is coupled to the first input resistor. A first terminal of the first capacitor is coupled to the second current terminal of the first transistor at a first output node. A first terminal of the second resistor is coupled to the second terminal of the first transistor at the first output node. The first current source device is coupled the first input resistor and to the first current terminal of the first transistor.
    Type: Grant
    Filed: April 16, 2020
    Date of Patent: March 15, 2022
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sai Aditya Krishnaswamy Nurani, Joseph Palackal Mathew, Prasanth K, Visvesvaraya Appala Pentakota, Shagun Dusad
  • Publication number: 20210328595
    Abstract: A sample-and-hold circuit includes a first input resistor, a first transistor, a first capacitor, a second resistor, and a first current source device. A first current terminal of the first transistor is coupled to the first input resistor. A first terminal of the first capacitor is coupled to the second current terminal of the first transistor at a first output node. A first terminal of the second resistor is coupled to the second terminal of the first transistor at the first output node. The first current source device is coupled the first input resistor and to the first current terminal of the first transistor.
    Type: Application
    Filed: April 16, 2020
    Publication date: October 21, 2021
    Inventors: Sai Aditya Krishnaswamy NURANI, Joseph Palackal MATHEW, Prasanth K, Visvesvaraya Appala PENTAKOTA, Shagun DUSAD
  • Publication number: 20200212921
    Abstract: A top-plate sampling analog-to-digital converter (ADC) circuit includes a first ADC stage and a residue amplifier coupled to the first ADC stage. The residue amplifier comprises a first transistor with a control terminal, a first current terminal, and a second current terminal. The residue amplifier also comprises a second transistor with a control terminal, a first current terminal, and a second current terminal. The residue amplifier also comprises a linearity adjustment circuit coupled to a second current terminal of at least one of the first transistor and the second transistor. The linearity adjustment circuit comprises at least one switch that changes its state as a function of an input sampling phase and a gain phase of the residue amplifier.
    Type: Application
    Filed: December 28, 2018
    Publication date: July 2, 2020
    Inventors: Sai Aditya KrishnaSwamy NURANI, Arun MOHAN, Shagun DUSAD, Neeraj SHRIVASTAVA
  • Patent number: 10686461
    Abstract: A top-plate sampling analog-to-digital converter (ADC) circuit includes a first ADC stage and a residue amplifier coupled to the first ADC stage. The residue amplifier comprises a first transistor with a control terminal, a first current terminal, and a second current terminal. The residue amplifier also comprises a second transistor with a control terminal, a first current terminal, and a second current terminal. The residue amplifier also comprises a linearity adjustment circuit coupled to a second current terminal of at least one of the first transistor and the second transistor. The linearity adjustment circuit comprises at least one switch that changes its state as a function of an input sampling phase and a gain phase of the residue amplifier.
    Type: Grant
    Filed: December 28, 2018
    Date of Patent: June 16, 2020
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sai Aditya KrishnaSwamy Nurani, Arun Mohan, Shagun Dusad, Neeraj Shrivastava
  • Patent number: 10523231
    Abstract: A pipelined analog-to-digital converter (ADC) circuit includes a first ADC stage and a residue stage coupled to the first ADC stage. The residue stage includes a dynamic integrator configured to provide transconductance, wherein the dynamic integrator includes a boost circuit configured to boost an output impedance of the transconductance.
    Type: Grant
    Filed: December 27, 2018
    Date of Patent: December 31, 2019
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sai Aditya KrishnaSwamy Nurani, Shagun Dusad, Visvesvaraya Appala Pentakota