Patents by Inventor Saleh M. Abdel-Hafeez

Saleh M. Abdel-Hafeez has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7417328
    Abstract: A power bus for use in an IC is disclosed that is configured as a grid and further formed using strips formed on I/O pads such as data I/O and multi-level voltage I/O pads. An IC is disclosed comprising a power supply I/O pad and a data I/O pad which are made of a deposited conductor. The power supply I/O pad is connected to a power bus and the data I/O pad is connected to circuitry. A strip of deposited conductor is formed closely adjacent to the data I/O pad wherein the strip is connected to the power bus. Parallel paths are developed within the integrated circuit to distribute power within the circuit. A similar approach is taken with respect to multi-level I/O pads. The power bus provide for reduced IR drops and better power supplies to core logic within an integrated circuit.
    Type: Grant
    Filed: October 23, 2001
    Date of Patent: August 26, 2008
    Assignee: VIA Technologies, Inc.
    Inventors: Ken-Ming Li, Saleh M. Abdel-hafeez
  • Publication number: 20040211982
    Abstract: A power bus for use in an IC is disclosed that is configured as a grid and further formed using strips formed on I/O pads such as data I/O and multi-level voltage I/O pads. An IC is disclosed comprising a power supply I/O pad and a data I/O pad which are made of a deposited conductor. The power supply I/O pad is connected to a power bus and the data I/O pad is connected to circuitry. A strip of deposited conductor is formed closely adjacent to the data I/O pad wherein the strip is connected to the power bus. Parallel paths are developed within the integrated circuit to distribute power within the circuit. A similar approach is taken with respect to multi-level I/O pads. The power bus provide for reduced IR drops and better power supplies to core logic within an integrated circuit.
    Type: Application
    Filed: October 23, 2001
    Publication date: October 28, 2004
    Inventors: Ken-Ming Li, Saleh M. Abdel-Hafeez
  • Patent number: 6356509
    Abstract: A system and method for efficiently implementing a double data rate memory architecture comprises a memory device that includes a memory core with low-footprint memory cells that are configured into even cell rows and odd cell rows. The memory device sequentially performs data transfer operations using the even cell rows and the odd cells rows. The sequential data transfer operations using the even cell rows may be synchronized to a first edge of a periodic clock pulse from a memory clock, and the sequential data transfer operations using the odd cell rows may be synchronized to a second edge of the periodic clock pulse from the memory clock to thereby implement the double data rate memory architecture.
    Type: Grant
    Filed: December 5, 2000
    Date of Patent: March 12, 2002
    Assignee: Sonicblue, Incorporated
    Inventors: Saleh M. Abdel-Hafeez, Sarathy P. Sribhashyam