Patents by Inventor Sameer Parab

Sameer Parab has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070187837
    Abstract: A semiconductor structure is provided. In one embodiment, the structure comprises at least one active device located in a substrate and directly under a bond pad. A conductor is located between the bond pad and the substrate. The conductor has a plurality of gaps filled with insulating material. The insulating material is harder than the conductor.
    Type: Application
    Filed: April 19, 2007
    Publication date: August 16, 2007
    Applicant: INTERSIL AMERICAS INC.
    Inventors: John Gasner, Michael Church, Sameer Parab, Paul Bakeman, David Decrosta, Robert Lomenick, Chris McCarty
  • Publication number: 20070184645
    Abstract: A method of forming a semiconductor structure is provided. One method comprises forming a device region between a substrate and a bond pad. Patterning a conductor between the bond pad and the device region with gaps. Filling the gaps with insulation material that is harder than the conductor to form pillars of relatively hard material that extend through the conductor and forming an insulation layer of the insulation material between the conductor and the bond pad.
    Type: Application
    Filed: April 19, 2007
    Publication date: August 9, 2007
    Applicant: INTERSIL AMERICAS INC.
    Inventors: John Gasner, Michael Church, Sameer Parab, Paul Bakeman Jr., David Decrosta, Robert Lomenick, Chris McCarty
  • Publication number: 20060099823
    Abstract: An integrated circuit with circuits under a bond pad. In one embodiment, the integrated circuit comprises a substrate, a top conductive layer, one or more intermediate conductive layers, layers of insulating material and devices. The top conductive layer has a at least one bonding pad and a sub-layer of relatively stiff material. The one or more intermediate conductive layers are formed between the top conductive layer and the substrate. The layers of insulating material separate the conductive layers. Moreover, one layer of the layers of insulating material is relatively hard and is located between the top conductive layer and an intermediate conductive layer closest to the top conductive layer. The devices are formed in the integrated circuit. In addition, at least the intermediate conductive layer closest to the top conductive layer is adapted for functional interconnections of select devices under the bond pad.
    Type: Application
    Filed: December 19, 2005
    Publication date: May 11, 2006
    Applicant: Intersil Americas Inc.
    Inventors: John Gasner, Michael Church, Sameer Parab, Paul Bakeman, David Decrosta, Robert Lomenick, Chris McCarty
  • Publication number: 20050042853
    Abstract: An integrated circuit with circuits under a bond pad. In one embodiment, the integrated circuit comprises a substrate, a top conductive layer, one or more intermediate conductive layers, layers of insulating material and devices. The top conductive layer has a at least one bonding pad and a sub-layer of relatively stiff material. The one or more intermediate conductive layers are formed between the top conductive layer and the substrate. The layers of insulating material separate the conductive layers. Moreover, one layer of the layers of insulating material is relatively hard and is located between the top conductive layer and an intermediate conductive layer closest to the top conductive layer. The devices are formed in the integrated circuit. In addition, at least the intermediate conductive layer closest to the top conductive layer is adapted for functional interconnections of select devices under the bond pad.
    Type: Application
    Filed: October 31, 2003
    Publication date: February 24, 2005
    Inventors: John Gasner, Michael Church, Sameer Parab, Paul Bakeman, David Decrosta, Robert Lomenick, Chris McCarty
  • Patent number: 6617646
    Abstract: A silicon on insulator substrate is provided to include the following: a handle wafer; a layer of bonding material; a device wafer, the device wafer including at least one buried impurity region extending from the layer of bonding material upward into the device wafer; and an epitaxial silicon layer provided on a second surface of the device wafer. The silicon on insulator substrate with this configuration can be made with a minimal possible thickness.
    Type: Grant
    Filed: May 6, 2002
    Date of Patent: September 9, 2003
    Assignee: Elantec Semiconductor, Inc.
    Inventor: Sameer Parab
  • Publication number: 20020127823
    Abstract: A method for forming a semiconductor substrate. The method comprises the general steps of: providing a handle wafer and a device wafer; implanting at least a first impurity region in a first surface of the device wafer; bonding the first surface of the device wafer to a first surface of the handle wafer with a silicon dioxide layer; removing a portion of the device wafer at the second surface; and forming an epitaxial silicon layer on the second surface of the device wafer. Said step of removing a portion of the device wafer comprises removing a portion of the device layer such that the remaining portion of the device layer has a minimum thickness possible with the technique used for removing.
    Type: Application
    Filed: May 6, 2002
    Publication date: September 12, 2002
    Inventor: Sameer Parab
  • Patent number: 6403447
    Abstract: A method for forming a semiconductor substrate is provided including the general sequential steps of: providing a handle wafer and a device wafer; implanting at least a first impurity region in a first surface of the device wafer; bonding the first surface of the device wafer to a first surface of the handle wafer having a silicon dioxide layer; removing a portion of the device wafer at a second surface; and forming an epitaxial silicon layer on the second surface of the device wafer. The process enables the thickness of the device wafer to be minimal.
    Type: Grant
    Filed: July 7, 1999
    Date of Patent: June 11, 2002
    Assignee: Elantec Semiconductor, Inc.
    Inventor: Sameer Parab
  • Patent number: 5846374
    Abstract: A liquid etch apparatus including an outer tank for holding a liquid etch solution, which has included therein an inner cylindrical member positioned in the outer tank. At one end of the inner cylindrical member, a sparger or other gas supply means may be provided. Filters are provided between the inner cylindrical member and the outer tank. Substrates are secured in the inner tank and a propeller is provided below the substrates. Gas is introduced into the inner cylindrical member during the etch process which creates a pressure gradient between the inner tank and the outer tank, forcing particulate matter carried by the gaseous particles to circulate around to the filters.
    Type: Grant
    Filed: October 3, 1996
    Date of Patent: December 8, 1998
    Assignee: Elantec Semiconductor, Inc.
    Inventors: Sameer Parab, Mark A. Salsbery