Patents by Inventor Samuel A. Steidl

Samuel A. Steidl has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7933354
    Abstract: An encoding and/or decoding communication system comprises a framer interface, an encoder, a multiplexer, an output driver, and a clock multiplier unit (CMU). The encoder includes an input latch circuitry stage; an output latch circuitry stage; an intermediate latch circuitry stage interposed between the input latch circuitry stage and the output latch circuitry stage, the intermediate latch circuitry stage coupled to the input latch circuitry stage and the output latch circuitry stage; a plurality of encoding logic circuitry stages interposed between the input latch circuitry stage and the output latch circuitry stage, a last one of the plurality of encoding logic circuitry stages placed adjacent to the output latch circuitry stage and coupled to the output latch circuitry stage; and a feedback between the output latch circuitry stage and the last one of the plurality of encoding logic circuitry stages.
    Type: Grant
    Filed: December 18, 2006
    Date of Patent: April 26, 2011
    Assignee: Semtech Corporation
    Inventors: Samuel A. Steidl, Peter F. Curran
  • Patent number: 7848367
    Abstract: High-speed, high-performance, low-power transponders, serializers and deserializers are disclosed. A serializer may include a serdes framer interface (SFI) circuit, a clock multiplier unit, and a multiplexing circuit. A deserializer may include an input receiver circuit for receiving and adjusting an input data signal, a clock and data recovery circuit (CDR) for recovering clock and data signals, a demultiplexing circuit for splitting one or more data channels into a higher number of data channels, and a serdes framer interface (SFI) circuit for generating a reference channel and generating output data channels to be sent to a framer. The input receiver circuit may include a limiting amplifier. Each of the serializer and deserializer may further include a pseudo random pattern generator and error checker unit. The serializer and deserializer each may be integrated into its respective semiconductor chip or both may be integrated into a single semiconductor chip.
    Type: Grant
    Filed: August 30, 2007
    Date of Patent: December 7, 2010
    Assignee: Sierra Monolithics, Inc.
    Inventors: Craig A. Hornbuckle, David A. Rowe, Thomas W. Krawczyk, Jr., Samuel A. Steidl, Inho Kim
  • Publication number: 20080118246
    Abstract: An encoding and/or decoding communication system comprises a framer interface, an encoder, a multiplexer, an output driver, and a clock multiplier unit (CMU). The encoder includes an input latch circuitry stage; an output latch circuitry stage; an intermediate latch circuitry stage interposed between the input latch circuitry stage and the output latch circuitry stage, the intermediate latch circuitry stage coupled to the input latch circuitry stage and the output latch circuitry stage; a plurality of encoding logic circuitry stages interposed between the input latch circuitry stage and the output latch circuitry stage, a last one of the plurality of encoding logic circuitry stages placed adjacent to the output latch circuitry stage and coupled to the output latch circuitry stage; and a feedback between the output latch circuitry stage and the last one of the plurality of encoding logic circuitry stages.
    Type: Application
    Filed: December 18, 2006
    Publication date: May 22, 2008
    Applicant: SIERRA MONOLITHICS, INC.
    Inventors: Samuel A. Steidl, Peter F. Curran
  • Publication number: 20080037594
    Abstract: High-speed, high-performance, low-power transponders, serializers and deserializers are disclosed. A transponder may include a transmitter and a receiver. A serializer may include (i) a serdes framer interface (SFI) circuit for receiving data channels and a reference channel from a framer and realigning the data channels, (ii) a clock multiplier unit (CMU) for receiving a clock frequency and translating the clock frequency to a higher clock frequency, (iii) a multiplexing circuit for merging data channels into one data channel, (iv) an output driver stage, (v) a reference selection circuit for selecting a reference clock, filtering the reference clock, and providing to the CMU one of the selected reference clock or a filtered reference clock.
    Type: Application
    Filed: August 30, 2007
    Publication date: February 14, 2008
    Applicant: SIERRA MONOLITHICS, INC
    Inventors: Craig Hornbuckle, David Rowe, Thomas Krawczyk, Samuel Steidl, Inho Kim
  • Patent number: 7286572
    Abstract: An integrated circuit includes a serdes framer interface (SFI) circuit for receiving a first set of data channels and a reference channel, generating first logic levels for the first set of data channels, and realigning the first set of data channels relative to a reference channel. The integrated circuit further includes a multiplexing circuit for receiving a second set of data channels and for merging the second set of data channels into one or more data channels. The second set of data channels is generated based on the first set of data channels. A data rate of the one or more data channels is higher than a data rate of the second set of data channels.
    Type: Grant
    Filed: January 10, 2003
    Date of Patent: October 23, 2007
    Assignee: Sierra Monolithics, Inc.
    Inventors: Craig A. Hornbuckle, David A. Rowe, Thomas W. Krawczyk, Jr., Samuel A. Steidl, Inho Kim
  • Publication number: 20040136411
    Abstract: High-speed, high-performance, low-power transponders, serializers and deserializers are disclosed. A transponder may include a transmitter and a receiver. A serializer may include (i) a serdes framer interface (SFI) circuit for receiving data channels and a reference channel from a framer and realigning the data channels, (ii) a clock multiplier unit (CMU) for receiving a clock frequency and translating the clock frequency to a higher-clock frequency, (iii) a multiplexing circuit for merging data channels into one data channel, (iv) an output driver stage, (v) a reference selection circuit for selecting a reference clock, filtering the reference clock, and providing to the CMU one of the selected reference clock or a filtered reference clock.
    Type: Application
    Filed: January 10, 2003
    Publication date: July 15, 2004
    Applicant: Sierra Monolithics, Inc.
    Inventors: Craig A. Hornbuckle, David A. Rowe, Thomas W. Krawczyk, Samuel A. Steidl, Inho Kim