Patents by Inventor Samuel C. Gioia

Samuel C. Gioia has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6522005
    Abstract: A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
    Type: Grant
    Filed: July 18, 2000
    Date of Patent: February 18, 2003
    Assignee: Hyundai Electronics America Inc.
    Inventors: Derryl D. J. Allman, Kenneth P. Fuchs, Gayle W. Miller, Samuel C. Gioia
  • Patent number: 6522006
    Abstract: A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
    Type: Grant
    Filed: October 23, 2000
    Date of Patent: February 18, 2003
    Assignee: Hyundai Electronics America Inc.
    Inventors: Derryl D. J. Allman, Kenneth P. Fuchs, Gayle W. Miller, Samuel C. Gioia
  • Patent number: 6504249
    Abstract: A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
    Type: Grant
    Filed: April 26, 2000
    Date of Patent: January 7, 2003
    Assignee: Hyundai Electronics America Inc.
    Inventors: Derryl D. J. Allman, Kenneth P. Fuchs, Gayle W. Miller, Samuel C. Gioia
  • Patent number: 6504250
    Abstract: A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
    Type: Grant
    Filed: October 23, 2000
    Date of Patent: January 7, 2003
    Assignee: Hyundai Electronics America Inc.
    Inventors: Derryl D. J. Allman, Kenneth P. Fuchs, Gayle W. Miller, Samuel C. Gioia
  • Patent number: 6448653
    Abstract: A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
    Type: Grant
    Filed: October 23, 2000
    Date of Patent: September 10, 2002
    Inventors: Derryl D. J. Allman, Kenneth P. Fuchs, Gayle W. Miller, Samuel C. Gioia
  • Patent number: 6208029
    Abstract: A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
    Type: Grant
    Filed: March 31, 1997
    Date of Patent: March 27, 2001
    Assignee: Hyundai Electronics America
    Inventors: Derryl D. J. Allman, Kenneth P. Fuchs, Gayle W. Miller, Samuel C. Gioia
  • Patent number: 6063672
    Abstract: MOS functional devices and electrostatic discharge protection devices are formed on a substrate having a relatively low-resistance area beneath the functional devices to inhibit latch-up of the functional devices and a relatively high resistance area beneath each electrostatic protection device to reduce the snapback holding voltage of each electrostatic discharge protection device.
    Type: Grant
    Filed: February 5, 1999
    Date of Patent: May 16, 2000
    Assignee: LSI Logic Corporation
    Inventors: Gayle Miller, Samuel C. Gioia, Todd A. Randazzo
  • Patent number: 5498892
    Abstract: A field effect transistor with improved electrostatic discharge (ESD) protection has a source, a channel underlying a gate electrode and a drain. The drain includes a lightly doped ballast resistor extending across the width of the drain and separating two other drain sub-regions. One drain sub-region is located between the ballast resistor and the channel, the other drain sub-region is opposite the resistor and connected to an exterior device. The ballast resistor laterally distributes current along the width of the drain during an ESD pulse, which reduces local peak current density and reduces damage.
    Type: Grant
    Filed: September 29, 1993
    Date of Patent: March 12, 1996
    Assignee: NCR Corporation
    Inventors: John D. Walker, Samuel C. Gioia
  • Patent number: 5438022
    Abstract: A low dielectric material is applied, as by spinning on, over the passivation layer of a semiconductor chip to fill the gaps which may exist between the top layer metal lines, and thereby minimize the possibility of cross talk which might otherwise be present between those lines.
    Type: Grant
    Filed: December 14, 1993
    Date of Patent: August 1, 1995
    Assignees: AT&T Global Information Solutions Company, Hyundai Electronics America
    Inventors: Derryl D. J. Allman, Kenneth P. Fuchs, Gayle W. Miller, Samuel C. Gioia
  • Patent number: 4874713
    Abstract: A process for forming an asymmetrically structured pair of CMOS field effect transistors having feature refinements matched to the individual idiosyncrasies of the p-channel and n-channel transistors. Complementary transistors are formed using a single photolithographic mask and a fabrication sequence which begins with the p-channel transistor source/drain formation. Thereafter, the p-channel transistor source/drain regions are metalized, the n-channel transistor lightly doped drain regions are formed, and the sidewall dielectric spaced n-channel transistor source/drain regions are formed using the p-channel metalization as a mask. The p-channel transistor source/drain metalization suppresses the effects of the relatively greater p-type source/drain resistivity, while the LDD structure of the n-channel transistor reduces performance degradation attributable to hot electron trapping.
    Type: Grant
    Filed: May 1, 1989
    Date of Patent: October 17, 1989
    Assignee: NCR Corporation
    Inventor: Samuel C. Gioia