Patents by Inventor Sandeep PERDOOR

Sandeep PERDOOR has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9608801
    Abstract: A divider circuit determines whether an input factor (N) is an even number or an odd number. If N is an even number then the input clock is divided by N/2 to generate an intermediate clock. The intermediate clock is further divided by two to generate a div-by-2 clock, which is provided as the output clock with fifty percent duty cycle. If N is an odd number, the input clock is divided by (N/2?0.5) in a first duration and by (N/2+0.5) in a second duration to generate the intermediate clock, which is then divided by two to generate the div-by-2 clock. A delayed clock is generated from the div-by-2 clock, wherein the delayed clock lags the div-by-2 clock by half cycle duration of the input clock. The div-by-2 clock and the delayed clock are combined to generate the output clock with fifty percent duty cycle.
    Type: Grant
    Filed: February 18, 2016
    Date of Patent: March 28, 2017
    Assignee: AURA SEMICONDUCTOR PVT. LTD
    Inventors: Sandeep Perdoor, Vaibhav Maheshwari, Augusto Marques
  • Publication number: 20170005786
    Abstract: A divider circuit determines whether an input factor (N) is an even number or an odd number. If N is an even number then the input clock is divided by N/2 to generate an intermediate clock. The intermediate clock is further divided by two to generate a div-by-2 clock, which is provided as the output clock with fifty percent duty cycle. If N is an odd number, the input clock is divided by (N/2?0.5) in a first duration and by (N/2+0.5) in a second duration to generate the intermediate clock, which is then divided by two to generate the div-by-2 clock. A delayed clock is generated from the div-by-2 clock, wherein the delayed clock lags the div-by-2 clock by half cycle duration of the input clock. The div-by-2 clock and the delayed clock are combined to generate the output clock with fifty percent duty cycle.
    Type: Application
    Filed: February 18, 2016
    Publication date: January 5, 2017
    Inventors: Sandeep Perdoor, Vaibhav Maheshwari, Augusto Marques
  • Patent number: 9438257
    Abstract: A programmable frequency divider includes a cascade of frequency-dividing units, each capable of dividing by a first or a second factor. Each unit receives an input clock and generates a divided output clock. Each unit receives a mode control signal that specifies when to divide its input clock by the second factor if a control input allows it, otherwise dividing the input clock by the first factor. The frequency divider is designed to support a range of divide ratios that requires one or more of the units to be non-operative or unused in some intervals. The final divided clock is generated using the mode control signal of the lowest unit in the cascade and the mode control signal of the highest unit that is never set to be non-operative or unused in supporting the range. As a result, duty-cycle variations of the final divided clock are minimized.
    Type: Grant
    Filed: February 16, 2016
    Date of Patent: September 6, 2016
    Assignee: AURA SEMICONDUCTOR PVT. LTD
    Inventors: Sandeep Perdoor, Vaibhav Maheshwari, Augusto Marques
  • Publication number: 20060033561
    Abstract: An aspect of the present invention ensures that (substantially) equal common mode voltage is present at the input terminals of an operational amplifier (amplifying the residue signal in a stage of an ADC in two phases) while reducing the noise introduced into the amplified signal. Such a features is obtained by using a first reference capacitor which is coupled between an input terminal of the operational amplifier and a reference voltage in a first phase, and between the input terminal and a the reference voltage but with opposite polarity in the second phase.
    Type: Application
    Filed: August 5, 2005
    Publication date: February 16, 2006
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Sandeep PERDOOR, Visvesvaraya PENTAKOTA, Ravishankar AYYAGARI