Patents by Inventor Sang-Hoon Hong

Sang-Hoon Hong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6930630
    Abstract: An analog-to-digital converter outputs a reliable digital value corresponding to an input analog value without regard to variation of process, temperature and driving voltage.
    Type: Grant
    Filed: December 23, 2004
    Date of Patent: August 16, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventors: Se-Jun Kim, Sang-Hoon Hong, Jae-Bum Ko
  • Patent number: 6930951
    Abstract: There is provided a semiconductor memory device and a method for driving the same, which is capable of accessing data in a continuous burst mode regardless of locations of accessed data. The semiconductor memory device includes: a first bank including a first word line corresponding to a first row address; and a second bank including a second word line corresponding to a second row address, wherein the second row address is consecutive to the first row address.
    Type: Grant
    Filed: December 22, 2003
    Date of Patent: August 16, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20050141255
    Abstract: A semiconductor memory device includes: a core region having a plurality of bank sets for outputting/storing a data in response to an inputted address, wherein each bank set includes one bank, one row address control unit and two column address control units; and a peripheral region having two pad groups, wherein two pad groups are respectively located at the opposite side of the core region.
    Type: Application
    Filed: December 29, 2004
    Publication date: June 30, 2005
    Inventors: Jae-Bum Ko, Sang-Hoon Hong, Se-Jun Kim
  • Publication number: 20050141311
    Abstract: A semiconductor memory device, which performs a refresh operation, includes: a temperature sensing unit for measuring temperature and for generating a temperature controlled voltage and a reference current based on the measured temperature; an analog-digital conversion unit for converting the temperature controlled voltage to an N-bit digital signal; a refresh control unit for generating a refresh signal in response to the N-bit digital signal, wherein, a period of the refresh signal is controlled based on the N-bit digital signal.
    Type: Application
    Filed: June 29, 2004
    Publication date: June 30, 2005
    Applicant: Hynix Semiconductor, Inc.
    Inventors: Se-Jun Kim, Sang-Hoon Hong, Jae-Bum Ko
  • Publication number: 20050141316
    Abstract: A driving circuit for use in a non-volatile dynamic random access memory (NVDRAM) having a nonconductor which can trap electrons or holes includes an internal supply voltage generator for generating the plurality of internal supply voltages, each having at least two different voltage levels; a mode controller for determining an operation mode of the NVDRAM; a voltage level selector for selecting one voltage level of each internal supply voltage in response to the operation mode to thereby outputs the selected voltage level of each internal supply voltage to the row decoding block and the core area; a row decoding block for receiving the internal supply voltages and outputting the internal supply voltages in response to an inputted address; and a core area having a plurality of unit cells, each storing a data, for accessing the data in response to inputted voltage levels of the plurality of internal supply voltages.
    Type: Application
    Filed: June 30, 2004
    Publication date: June 30, 2005
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Sang-Don Lee, Yil-Wook Kim, Young-June Park
  • Publication number: 20050141299
    Abstract: A semiconductor memory device for an effective data access operation includes a cell area having N+1 number of unit cell blocks, each including M number of word lines, for storing a data in a unit cell corresponding to an inputted address; N+1 number of unit controlling blocks having respective state machines and corresponding to the respective N+1 unit cell blocks for controlling a data restoration that is accessed from a first unit cell block selected from the N+1 unit cell blocks into the first unit cell block or a second unit cell block; and a driving controlling block for controlling the N+1 unit cell blocks so that the N+1 unit controlling means are in one of first to fourth operation states.
    Type: Application
    Filed: December 20, 2004
    Publication date: June 30, 2005
    Inventors: Sang-Hoon Hong, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20050144419
    Abstract: A semiconductor memory device includes a row decoding block for decoding an inputted address to thereby generate a logical unit cell block address and a decoded word line address; a tag block for converting the logical unit cell block address into a physical unit cell block address; a decoded address latching block for latching the decoded word line address to thereby output the decoded word line address as a word line activation signal in response to the physical unit cell block; and a cell area for outputting a data, which is stored therein, in response to the word line activation signal.
    Type: Application
    Filed: June 28, 2004
    Publication date: June 30, 2005
    Inventors: Sang-Hoon Hong, Jin-Hong Ahn, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20050141254
    Abstract: A semiconductor memory device includes: a memory core area; a plurality of address input pads for transferring addresses; a first address buffer part for receiving the addresses and outputting first addresses; a plurality of multi I/O pads for inputting/outputting data or inputting/outputting addresses/data while multiplexing the addresses/data; a data I/O buffer part for receiving data from the plurality of multi I/O pads and transferring the data to the memory core area or receiving and outputting addresses; a second address buffer part for receiving the addresses from the data I/O buffer part and outputting second addresses; an address multiplexer part for combining the first addresses and the second addresses and outputting data access addresses to the memory core area; and a path control part for controlling the address multiplexer part.
    Type: Application
    Filed: December 20, 2004
    Publication date: June 30, 2005
    Inventors: Sang-Hoon Hong, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20050141324
    Abstract: A semiconductor memory device having a high speed for a data transmission includes a plurality of cell blocks, each having a plurality of unit cells for storing data; a plurality of local bit line sense amplifying block, each for sensing and amplifying the data stored in the N number of cell blocks; a global bit line sense amplifying block for latching the data amplified by the local bit line sense amplifying blocks; and a data transferring block for transmitting the data from the local bit line sense amplifying block to the global bit line sense amplifying block.
    Type: Application
    Filed: June 25, 2004
    Publication date: June 30, 2005
    Inventors: Jae-Bum Ko, Jin-Hong Ahn, Sang-Hoon Hong, Se-Jun Kim
  • Publication number: 20050047194
    Abstract: A method for operating a non-volatile dynamic random access memory (NVDRAM) device having a plurality of memory cells, each cell having a capacitor and a transistor having a floating gate includes the steps of (A) preparing a power-on mode for performing a DRAM operation; and (B) preparing a power-off mode for holding stored data in the memory cell.
    Type: Application
    Filed: December 31, 2003
    Publication date: March 3, 2005
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Young-June Park, Sang-Don Lee, Yil-Wook Kim, Gi-Hyun Bae
  • Publication number: 20050041474
    Abstract: A unit cell included in a non-volatile dynamic random access memory (NVDRAM) includes a control gate layer coupled to a word line; a capacitor for storing data; a floating transistor for transmitting stored data in the capacitor to a bit line, gate of the floating transistor being a single layer and serving as a temporary data storage; and a first insulating layer between the control gate layer and the gate of the floating transistor, wherein a voltage supplied to body of the floating transistor is controllable.
    Type: Application
    Filed: December 31, 2003
    Publication date: February 24, 2005
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Young-June Park, Sang-Don Lee, Yil-Wook Kim, Gi-Hyun Bae
  • Patent number: 6859081
    Abstract: A duty cycle correction (DCC) circuit including first and second clock dividers for dividing ordinary and sub-input clocks. Optional first and second variable delay devices delay the divided clocks. First and second mixers mix an optionally delayed ordinary divided clock and sub-ordinary divided clock, or an ordinary divided clock and an optionally delayed sub-ordinary divided clock. A logic combination device is included to produce a clock at the same frequency as the ordinary and sub-input clocks, with a corrected duty cycle.
    Type: Grant
    Filed: August 11, 2003
    Date of Patent: February 22, 2005
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sang-Hoon Hong, Se-Jun Kim, Jeong-Hoon Kook
  • Publication number: 20040264278
    Abstract: There is provided a semiconductor memory device and a method for driving the same, which is capable of accessing data in a continuous burst mode regardless of locations of accessed data. The semiconductor memory device includes: a first bank including a first word line corresponding to a first row address; and a second bank including a second word line corresponding to a second row address, wherein the second row address is consecutive to the first row address.
    Type: Application
    Filed: December 22, 2003
    Publication date: December 30, 2004
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20040221129
    Abstract: A semiconductor memory device includes a cell area; a predetermined cell block table for outputting the logical cell block address and the candidate information; and a tag block for receiving a row address, sensing a logical cell block address in the row address and outputting a physical cell block address based on the logical cell block address and the candidate information, wherein the tag block includes: a N+1 number of unit tag tables, each having M number of registers and storing a store information that the registers corresponds to M number of word lines, each register storing each the physical unit cell block address in response to the logical cell block among unit cell block addresses having a word line in response to the candidate information; and an initialization unit for initializing the N+1 number of unit tag tables.
    Type: Application
    Filed: December 30, 2003
    Publication date: November 4, 2004
    Inventors: Jae-Bum Ko, Jin-Hong Ahn, Sang-Hoon Hong, Se-Jun Kim
  • Publication number: 20040221100
    Abstract: A semiconductor device for refreshing data stored in a memory device includes a cell area having N+1 number of unit cell blocks, each including M number of word lines which respectively are coupled to a plurality of unit cells; a tag block having N+1 number of unit tag blocks, each storing at least one physical cell block address denoting a row address storing a data; and a control block for controlling the tag block and the predetermined cell block table for refreshing the data in the plurality of unit cells coupled to a word line in response to the physical cell block address.
    Type: Application
    Filed: December 30, 2003
    Publication date: November 4, 2004
    Inventors: Sang-Hoon Hong, Jin-Hong Ahn, Jae-Bum Ko, Se-Jun Kim
  • Publication number: 20040160250
    Abstract: An analog DLL device includes a delay model for modeling delay time for buffering the external clock signal; a phase comparator for comparing a phase of the reference clock signal with an phase of an outputted signal from the delay model; a charge pump for pumping charges; a loop filter for generating a reference voltage; a voltage control delay line and a tracking digital-analog converter which converts the reference voltage to a digital value; and stores the digital value for keeping the reference voltage safely.
    Type: Application
    Filed: December 31, 2003
    Publication date: August 19, 2004
    Inventors: Se-Jun Kim, Sang-Hoon Hong, Jae-Bum Ko
  • Publication number: 20040155686
    Abstract: An analog delay locked loop device includes a first block for receiving an internal clock signal and a reference clock signal to generate normal multi phase clock signal pairs and dummy multi phase clock signal pairs; and a second block for receiving the reference clock signal to generate a delay locked internal clock signal having a corrected duty cycle based on the normal multi phase clock signal pairs and the dummy multi phase clock signal pairs.
    Type: Application
    Filed: December 31, 2003
    Publication date: August 12, 2004
    Inventors: Se-Jun Kim, Sang-Hoon Hong, Jae-Bum Ko
  • Patent number: 6757210
    Abstract: A semiconductor memory device configured to share a local I/O line is described herein. The device includes: a memory cell array including a plurality of memory cells; a plurality of bit line sense amplifiers configured to sense and to amplify data stored in the plurality of memory cells; a plurality of bit lines configured to transmit transmitting the data stored in the plurality of memory cells to the plurality of bit line sense amplifiers, respectively; a plurality of bit line dividing circuits configured to selectively divide the plurality of bit lines; and a plurality of column selecting circuits configured to sequentially transmit the data amplified by the plurality of bit line sense amplifiers to corresponding I/O lines.
    Type: Grant
    Filed: December 27, 2002
    Date of Patent: June 29, 2004
    Assignee: Hynix Semiconductor Inc.
    Inventors: Sang Hoon Hong, Se Jun Kim, Jeong Hoon Kook
  • Publication number: 20040095174
    Abstract: The present invention provides a duty cycle correction circuit (DCC) and a delay locked loop (DLL) including the same. The inventive duty cycle correction circuit includes: a first clock dividing unit and a second clock dividing unit for dividing an ordinary input clock and a sub ordinary input clock; a first clock mixing unit; a second clock mixing unit; and a logic combination unit for generating a duty cycle correction clock. In addition, the inventive delay locked loop (DLL) includes: a first and second clock dividing unit; a frequency detecting unit; a first variable delaying unit; a second variable delaying unit; a first clock mixing unit; a second clock mixing unit; and a logic combination unit.
    Type: Application
    Filed: August 11, 2003
    Publication date: May 20, 2004
    Inventors: Sang-Hoon Hong, Se-Jun Kim, Jeong-Hoon Kook
  • Publication number: 20040085835
    Abstract: A memory device includes at least two cell blocks connected to a global bit line for outputting data in response to an instruction; at least one global bit line connection unit for selectively connecting the global bit line to each cell block under control of a control block, one global bit line connection unit being allocated between the two cell blocks; and said control block for controlling output of data stored in each cell block to the global bit line and restoration of the outputted data of the global bit line to the original cell block or another cell block which is determined by depending upon whether data in response to a next instruction is outputted from the original cell block or another cell block.
    Type: Application
    Filed: October 28, 2003
    Publication date: May 6, 2004
    Inventors: Jin-Hong Ahn, Sang-Hoon Hong, Se-Jun Kim, Jae-Bum Ko