Patents by Inventor Sang Muk Oh

Sang Muk Oh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11972825
    Abstract: An integrated circuit chip includes a first through electrode and a second through electrode formed through the integrated circuit chip, a transmission circuit suitable for selecting one of signals transmitted through the first and second through electrodes, respectively, and transmitting the selected signal to a data line, in response to a selection signal, and a selection signal generation circuit suitable for generating the selection signal by toggling the selection signal, during a test operation.
    Type: Grant
    Filed: October 29, 2019
    Date of Patent: April 30, 2024
    Assignee: SK hynix Inc.
    Inventors: Ji-Hwan Kim, Sang-Muk Oh
  • Patent number: 11776653
    Abstract: Disclosed is a memory device including an error logic unit suitable for determining whether an error is present in command signals to generate a command error signal; a replica delay circuit suitable for replicating a delay value of the error logic unit and generating an input strobe signal by delaying a strobe signal of the command signals; an output strobe signal generation circuit suitable for generating an output strobe signal activated after a command error latency elapses from a time point at which the command signals are received; and a pipe circuit suitable for receiving and storing the command error signal in response to the input strobe signal and outputting the stored command error signal in response to the output strobe signal.
    Type: Grant
    Filed: December 21, 2021
    Date of Patent: October 3, 2023
    Assignee: SK hynix Inc.
    Inventors: Ji Hwan Park, Sang Muk Oh, Byung Kuk Yoon
  • Publication number: 20220115083
    Abstract: Disclosed is a memory device including an error logic unit suitable for determining whether an error is present in command signals to generate a command error signal; a replica delay circuit suitable for replicating a delay value of the error logic unit and generating an input strobe signal by delaying a strobe signal of the command signals; an output strobe signal generation circuit suitable for generating an output strobe signal activated after a command error latency elapses from a time point at which the command signals are received; and a pipe circuit suitable for receiving and storing the command error signal in response to the input strobe signal and outputting the stored command error signal in response to the output strobe signal.
    Type: Application
    Filed: December 21, 2021
    Publication date: April 14, 2022
    Applicant: SK hynix Inc.
    Inventors: Ji Hwan PARK, Sang Muk OH, Byung Kuk YOON
  • Publication number: 20200219582
    Abstract: An integrated circuit chip includes a first through electrode and a second through electrode formed through the integrated circuit chip, a transmission circuit suitable for selecting one of signals transmitted through the first and second through electrodes, respectively, and transmitting the selected signal to a data line, in response to a selection signal, and a selection signal generation circuit suitable for generating the selection signal by toggling the selection signal, during a test operation.
    Type: Application
    Filed: October 29, 2019
    Publication date: July 9, 2020
    Applicant: SK hynix Inc.
    Inventors: Ji-Hwan KIM, Sang-Muk OH
  • Publication number: 20170287549
    Abstract: A semiconductor device and a system may be provided. The semiconductor device may include a plurality of memory cell groups. An active operation may be performed in one or more of the plurality of memory cell groups in correspondence to a real active signal. A refresh operation may be performed in one or more of other memory cell groups in correspondence to a pseudo active signal.
    Type: Application
    Filed: September 7, 2016
    Publication date: October 5, 2017
    Inventors: Jae In LEE, Sang Muk OH
  • Patent number: 9647666
    Abstract: A transmitter may include a pre-driver and a main driver. The pre-driver may be configured to generate a pull-up signal and a pull-down signal in response to an enabling signal and a first data. The main driver may receive an external voltage and a ground voltage. The main driver may be configured to generate a transmission data in response to the pull-up signal and the pull-down signal. The pull-up signal and the pull-down signal may be enabled to a voltage level higher than the external voltage applied to the main driver.
    Type: Grant
    Filed: March 4, 2016
    Date of Patent: May 9, 2017
    Assignee: SK hynix Inc.
    Inventors: Sang Muk Oh, Jong Chern Lee, Jun Hyun Chun