Patents by Inventor Sang-Uk Han

Sang-Uk Han has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120021600
    Abstract: A method of fabricating a film circuit substrate and a method of fabricating a chip package. The method of fabricating a film circuit substrate can include providing a base film including a chip packaging area to package a chip and a separation area to separate the two chip packaging areas from each other, the separation area including a cut area and an uncut area; forming a reserve interconnection pattern having a first height on the base film; and forming an interconnection pattern having a second height that is lower than the first height on the out area by selectively etching the reserve interconnection pattern of the cut area.
    Type: Application
    Filed: July 18, 2011
    Publication date: January 26, 2012
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-Uk Han, Dae-Woo Son, Kwan-Jai Lee, Ye-Chung Chung, Jeong-Kyu Ha, Yun-Young Kim
  • Publication number: 20100038765
    Abstract: Provided is a semiconductor package and a method for fabricating the semiconductor package. The semiconductor package may include a first package having a first semiconductor chip mounted on a first substrate and a second package having a second semiconductor chip mounted on a second substrate, the second substrate being bent to cover a side of the first package to contact the first substrate such that the first and second packages are connected electrically.
    Type: Application
    Filed: August 12, 2009
    Publication date: February 18, 2010
    Inventors: Hak-Kyoon Byun, Taehoon Kim, Jongkook Kim, Sang-Uk Han, Jung-Do Lee, Seonhyang You
  • Publication number: 20090085185
    Abstract: A stack-type semiconductor package, a method of forming the same, and an electronic system including the same are provided. The stack-type semiconductor package includes: a lower printed circuit board having a plurality of connection bumps disposed on an upper surface of the lower printed circuit board and a plurality of lower interconnections; at least one first lower chip sequentially stacked on the lower printed circuit board and electrically connected to the plurality of lower interconnections; a lower molding resin compound disposed on the lower printed circuit board and covering the first lower chips; a double-sided wiring board bonded to the lower molding resin compound and electrically connected to the connection bumps; and an upper chip package bonded to the double-sided wiring board and having upper bumps electrically connected to an interconnection pattern of the double-sided wiring board.
    Type: Application
    Filed: September 26, 2008
    Publication date: April 2, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hak-Kyoon BYUN, Tae-Hun KIM, Sang-Uk HAN, Jung-Do LEE, Seon-Hyang YOU
  • Publication number: 20090067143
    Abstract: An electronic device includes a lower electronic part including a lower substrate, a lower chip structure disposed on the lower substrate, and a lower molding layer covering the lower chip structure and having a recessed region in an upper surface of the lower molding layer, and an upper electronic part including an upper substrate disposed on the lower electronic part, and an upper chip structure projecting from the upper substrate, wherein the recessed region of the lower molding layer receives the upper chip structure.
    Type: Application
    Filed: September 8, 2008
    Publication date: March 12, 2009
    Inventors: Jung-Do Lee, Hak-Kyoon Byun, Tae-Hun Kim, Sang-Uk Han, Seon-Hyang You
  • Publication number: 20080111224
    Abstract: Embodiments of the present invention provide a MSP having an upper and lower package, with a recess opening in the substrate of the upper package. The upper package may also include multiple stacked semiconductor chips. A lower package may include a substrate and at least one semiconductor chip. During assembly, portions of a lower package are placed into the recess opening in the substrate of the upper package. The beneficial result is a two-package MSP assembly with a reduced total height. In addition, the size and pitch of solder balls or other joints between the upper package substrate and the lower package substrate may also be reduced.
    Type: Application
    Filed: April 30, 2007
    Publication date: May 15, 2008
    Inventors: Hak-kyoon Byun, Tae-je Cho, Jong-bo Shim, Sang-uk Han