Patents by Inventor Sang-Hune Park

Sang-Hune Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10862526
    Abstract: A modem chip communicates with a radio frequency (RF) chip and includes a digital interface configured to receive data including a plurality of samples from the RF chip based on digital communication. A logic block generates a frame synchronization signal based on a clock signal in the modem chip, provides the generated frame synchronization signal to the digital interface, and receives the plurality of samples in synchronization with the frame synchronization signal.
    Type: Grant
    Filed: October 3, 2019
    Date of Patent: December 8, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Ho Huh, Ho-Rang Jang, Seok-Chan Kim, In-Tae Kang, Sang-Heon Lee, Kwan-Yeob Chae, June-Hee Lee, Sang-Hune Park, Jae-Chol Lee, Hyung-Kweon Lee
  • Patent number: 10572406
    Abstract: A memory controller for receiving a differential data strobe signal and an application processor having the memory controller are disclosed. The memory controller includes a strobe signal receiver configured to receive first and second strobe signals from a memory device as differential data strobe signal and output a first detection signal based on a level of each of the first and second strobe signals, a comparator configured to receive the second strobe signal and a reference voltage and compare a level of the second strobe signal with a level of the reference voltage to output a second detection signal, and a gate signal generator configured to generate a gate signal masking a portion of a period corresponding to the differential data strobe signal using the first detection signal and the second detection signal.
    Type: Grant
    Filed: February 15, 2017
    Date of Patent: February 25, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ji-hun Oh, Sang-hune Park, Jin-ho Choi, Jong-ryun Choi, Dae-ro Kim
  • Publication number: 20200036409
    Abstract: A modem chip communicates with a radio frequency (RF) chip and includes a digital interface configured to receive data including a plurality of samples from the RF chip based on digital communication. A logic block generates a frame synchronization signal based on a clock signal in the modem chip, provides the generated frame synchronization signal to the digital interface, and receives the plurality of samples in synchronization with the frame synchronization signal.
    Type: Application
    Filed: October 3, 2019
    Publication date: January 30, 2020
    Inventors: JUN-HO HUH, HO-RANG JANG, SEOK-CHAN KIM, IN-TAE KANG, SANG-HEON LEE, KWAN-YEOB CHAE, JUNE-HEE LEE, SANG-HUNE PARK, JAE-CHOL LEE, HYUNG-KWEON LEE
  • Patent number: 10516433
    Abstract: A modem chip communicates with a radio frequency (RF) chip and includes a digital interface configured to receive data including a plurality of samples from the RF chip based on digital communication. A logic block generates a frame synchronization signal based on a clock signal in the modem chip, provides the generated frame synchronization signal to the digital interface, and receives the plurality of samples in synchronization with the frame synchronization signal.
    Type: Grant
    Filed: July 17, 2018
    Date of Patent: December 24, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Ho Huh, Ho-Rang Jang, Seok-Chan Kim, In-Tae Kang, Sang-Heon Lee, Kwan-Yeob Chae, June-Hee Lee, Sang-Hune Park, Jae-Chol Lee, Hyung-Kweon Lee
  • Patent number: 10476547
    Abstract: A modem chip communicates with a radio frequency (RF) chip and includes a digital interface configured to receive data including a plurality of samples from the RF chip based on digital communication. A logic block generates a frame synchronization signal based on a clock signal in the modem chip, provides the generated frame synchronization signal to the digital interface, and receives the plurality of samples in synchronization with the frame synchronization signal.
    Type: Grant
    Filed: July 17, 2018
    Date of Patent: November 12, 2019
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Ho Huh, Ho-Rang Jang, Seok-Chan Kim, In-Tae Kang, Sang-Heon Lee, Kwan-Yeob Chae, June-Hee Lee, Sang-Hune Park, Jae-Chol Lee, Hyung-Kweon Lee
  • Patent number: 10431268
    Abstract: A semiconductor device receiving a differential data strobe signal and a method of operating the same are provided. The semiconductor device includes a differential signal phase detector receiving a differential signal including a first signal and a second signal, detecting a phase of the differential signal, and generating a mode control signal; and a receiver receiving the differential signal and a reference voltage and performing a processing operation using the differential signal in a differential mode or using the first signal and the reference voltage in a single mode according to the mode control signal. The semiconductor device may be a memory controller. Data transfer may be disabled in the single mode to prevent false data recognition due to noise.
    Type: Grant
    Filed: August 17, 2017
    Date of Patent: October 1, 2019
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jin-Ho Choi, Seok-Kyun Ko, Sang-Hune Park
  • Publication number: 20180323820
    Abstract: A modem chip communicates with a radio frequency (RF) chip and includes a digital interface configured to receive data including a plurality of samples from the RF chip based on digital communication. A logic block generates a frame synchronization signal based on a clock signal in the modem chip, provides the generated frame synchronization signal to the digital interface, and receives the plurality of samples in synchronization with the frame synchronization signal.
    Type: Application
    Filed: July 17, 2018
    Publication date: November 8, 2018
    Inventors: JUN-HO HUH, HO-RANG JANG, SEOK-CHAN KIM, IN-TAE KANG, SANG-HEON LEE, KWAN-YEOB CHAE, JUNE-HEE LEE, SANG-HUNE PARK, JAE-CHOL LEE, HYUNG-KWEON LEE
  • Patent number: 10050661
    Abstract: A modem chip communicates with a radio frequency (RF) chip and includes a digital interface configured to receive data including a plurality of samples from the RF chip based on digital communication. A logic block generates a frame synchronization signal based on a clock signal in the modem chip, provides the generated frame synchronization signal to the digital interface, and receives the plurality of samples in synchronization with the frame synchronization signal.
    Type: Grant
    Filed: June 6, 2017
    Date of Patent: August 14, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jun-Ho Huh, Ho-Rang Jang, Seok-Chan Kim, In-Tae Kang, Sang-Heon Lee, Kwan-Yeob Chae, June-Hee Lee, Sang-Hune Park, Jae-Chol Lee, Hyung-Kweon Lee
  • Publication number: 20180165023
    Abstract: A memory controller for receiving a differential data strobe signal and an application processor having the memory controller are disclosed. The memory controller includes a strobe signal receiver configured to receive first and second strobe signals from a memory device as differential data strobe signal and output a first detection signal based on a level of each of the first and second strobe signals, a comparator configured to receive the second strobe signal and a reference voltage and compare a level of the second strobe signal with a level of the reference voltage to output a second detection signal, and a gate signal generator configured to generate a gate signal masking a portion of a period corresponding to the differential data strobe signal using the first detection signal and the second detection signal.
    Type: Application
    Filed: February 15, 2017
    Publication date: June 14, 2018
    Inventors: Ji-hun OH, Sang-hune PARK, Jin-ho CHOI, Jong-ryun CHOI, Dae-ro KIM
  • Publication number: 20180075884
    Abstract: A semiconductor device receiving a differential data strobe signal and a method of operating the same are provided. The semiconductor device includes a differential signal phase detector receiving a differential signal including a first signal and a second signal, detecting a phase of the differential signal, and generating a mode control signal; and a receiver receiving the differential signal and a reference voltage and performing a processing operation using the differential signal in a differential mode or using the first signal and the reference voltage in a single mode according to the mode control signal. The semiconductor device may be a memory controller. Data transfer may be disabled in the single mode to prevent false data recognition due to noise.
    Type: Application
    Filed: August 17, 2017
    Publication date: March 15, 2018
    Inventors: JIN-HO CHOI, Seok-Kyun Ko, Sang-Hune Park
  • Publication number: 20180062692
    Abstract: A modem chip communicates with a radio frequency (RF) chip and includes a digital interface configured to receive data including a plurality of samples from the RF chip based on digital communication. A logic block generates a frame synchronization signal based on a clock signal in the modem chip, provides the generated frame synchronization signal to the digital interface, and receives the plurality of samples in synchronization with the frame synchronization signal.
    Type: Application
    Filed: June 6, 2017
    Publication date: March 1, 2018
    Inventors: JUN-HO HUH, HO-RANG JANG, SEOK-CHAN KIM, IN-TAE KANG, SANG-HEON LEE, KWAN-YEOB CHAE, JUNE-HEE LEE, SANG-HUNE PARK, JAE-CHOL LEE, HYUNG-KWEON LEE
  • Patent number: 9864720
    Abstract: A data processing circuit includes a delay circuit configured to delay a data signal and generate delayed data signals each having a different delay; and an output control circuit configured to output a first data signal among the delayed data signals as a data signal sampled at a first edge of a sampling clock signal, and output a second data signal among the delayed data signals as a data signal sampled at a second edge of the sampling clock signal.
    Type: Grant
    Filed: September 14, 2016
    Date of Patent: January 9, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan Yeob Chae, Hyun-Hyuck Kim, Sang Hune Park, Shin Young Yi, Won Lee
  • Patent number: 9859880
    Abstract: A delay cell includes first through fifth inversion circuits. The first inversion circuit inverts an input signal, and an output electrode of the first inversion circuit is coupled to a first node. The second inversion circuit is turned on in response to a control signal, and inverts the input signal when turned on. An output electrode of the second inversion circuit is coupled to the first node. The third inversion circuit inverts a signal at the first node, and an output electrode of the third inversion circuit is coupled to a second node. The fourth inversion circuit is turned on in response to the control signal, and inverts the signal at the first node when turned on. An output electrode of the fourth inversion circuit is coupled to the second node. The fifth inversion circuit inverts a signal at the second node to generate an output signal.
    Type: Grant
    Filed: October 11, 2016
    Date of Patent: January 2, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwan-Yeob Chae, Sang-Hoon Joo, Sang-Hune Park, Jong-Ryun Choi, Hoon-Koo Lee
  • Publication number: 20170111033
    Abstract: A delay cell includes first through fifth inversion circuits. The first inversion circuit inverts an input signal, and an output electrode of the first inversion circuit is coupled to a first node. The second inversion circuit is turned on in response to a control signal, and inverts the input signal when turned on. An output electrode of the second inversion circuit is coupled to the first node. The third inversion circuit inverts a signal at the first node, and an output electrode of the third inversion circuit is coupled to a second node. The fourth inversion circuit is turned on in response to the control signal, and inverts the signal at the first node when turned on. An output electrode of the fourth inversion circuit is coupled to the second node. The fifth inversion circuit inverts a signal at the second node to generate an output signal.
    Type: Application
    Filed: October 11, 2016
    Publication date: April 20, 2017
    Inventors: KWAN-YEOB CHAE, SANG-HOON JOO, SANG-HUNE PARK, JONG-RYUN CHOI, HOON-KOO LEE
  • Publication number: 20170092344
    Abstract: A data processing circuit includes a delay circuit configured to delay a data signal and generate delayed data signals each having a different delay; and an output control circuit configured to output a first data signal among the delayed data signals as a data signal sampled at a first edge of a sampling clock signal, and output a second data signal among the delayed data signals as a data signal sampled at a second edge of the sampling clock signal.
    Type: Application
    Filed: September 14, 2016
    Publication date: March 30, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kwan Yeob CHAE, Hyun-Hyuck KIM, Sang Hune PARK, Shin Young YI, Won LEE
  • Patent number: 8786323
    Abstract: A semiconductor device includes a driver circuit having an output resistance that is controllable responsive to a resistance control signal and a calibration circuit configured to duplicate a resistance behavior of the driver circuit and to generate the resistance control signal responsive to the duplicated resistance behavior. The driver circuit may include a first variable resistor and may be configured to couple an output node to a power supply node via the first variable resistor responsive to an input signal The calibration circuit may include a second variable resistor that is a duplicate of the first variable resistor. The calibration circuit may further include a current source circuit and may be configured to couple the second variable resistor between the power supply node and the current source circuit and to generate the resistance control signal responsive to a voltage of the second variable resistor.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: July 22, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Min-Ho Won, Sang-Hune Park
  • Publication number: 20130257491
    Abstract: A semiconductor device includes a driver circuit having an output resistance that is controllable responsive to a resistance control signal and a calibration circuit configured to duplicate a resistance behavior of the driver circuit and to generate the resistance control signal responsive to the duplicated resistance behavior. The driver circuit may include a first variable resistor and may be configured to couple an output node to a power supply node via the first variable resistor responsive to an input signal The calibration circuit may include a second variable resistor that is a duplicate of the first variable resistor. The calibration circuit may further include a current source circuit and may be configured to couple the second variable resistor between the power supply node and the current source circuit and to generate the resistance control signal responsive to a voltage of the second variable resistor.
    Type: Application
    Filed: March 15, 2013
    Publication date: October 3, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Min-Ho Won, Sang-Hune Park