Patents by Inventor Sanjay Thedki

Sanjay Thedki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20040082182
    Abstract: The invention concerns a method for forming metallization and contact structures in an integrated circuit. The method involoves the steps of etching a trench in the trench dielectric layer a trench dielectric layer of a composite structure containing a semiconductor substrate comprising an active region, a gate structure thereover, and dielectric spacers adjacent to the gate structure, a contact dielectric layer; and the trench dielectric layer; etching the contact dielectric layer under conditions which do not damage the gate structure to form a first contact opening that exposes a region of the semiconductor substrate; and depositing a conductive material into the contact opening and the trench.
    Type: Application
    Filed: October 21, 2003
    Publication date: April 29, 2004
    Applicant: CYPRESS SEMICONDUCTOR CORPORATION
    Inventors: Alain Blosse, Sanjay Thedki, Jianmin Qiao, Yitzhak Gilboa
  • Patent number: 6635566
    Abstract: The invention concerns a method for forming metallization and contact structures in an integrated circuit. The method involoves the steps of etching a trench in the trench dielectric layer a trench dielectric layer of a composite structure containing a semiconductor substrate comprising an active region, a gate structure thereover, and dielectric spacers adjacent to the gate structure, a contact dielectric layer; and the trench dielectric layer; etching the contact dielectric layer under conditions which do not damage the gate structure to form a first contact opening that exposes a region of the semiconductor substrate; and depositing a conductive material into the contact opening and the trench.
    Type: Grant
    Filed: June 15, 2000
    Date of Patent: October 21, 2003
    Assignee: Cypress Semiconductor Corporation
    Inventors: Alain Blosse, Sanjay Thedki, Jianmin Qiao, Yitzhak Gilboa
  • Patent number: 6399512
    Abstract: The invention concerns a method for simultaneously forming a metallization and contact structure in an integrated circuit. The method involves the steps of etching a trench dielectric layer of a composite structure having a semiconductor substrate with an active region, a gate structure thereon, at least one dielectric spacer adjacent to the gate structure, a contact dielectric layer over the semiconductor substrate, the gate structure and the dielectric spacer, an etch stop layer over the contact dielectric layer, and a trench dielectric layer over the etch stop layer, to form a trench in the trench dielectric under etch conditions which do not substantially etch the etch stop layer; thereafter, forming an opening in the etch stop layer and the contact dielectric layer by etching under conditions which do not damage the gate structure to expose the active region; and depositing a conductive material into the opening and the trench.
    Type: Grant
    Filed: June 15, 2000
    Date of Patent: June 4, 2002
    Assignee: Cypress Semiconductor Corporation
    Inventors: Alain Blosse, Sanjay Thedki, Jianmin Qiao, Yitzhak Gilboa