Patents by Inventor Sankabathula Dharani Naga Sailaja

Sankabathula Dharani Naga Sailaja has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7593456
    Abstract: A maximum likelihood CCK detector has a first subtractor which subtracts the contents of a pre-equalize register from a current symbol, and the output of this subtractor is coupled to a simple Fast Walsh Transform (FWT) with an iteration variable k. The output of the FWT is coupled to a second subtractor for subtracting a plurality of ICI corrections for all possible current symbols computed from the post-FWT domain value of the current CCK symbol and stored in post equalization registers. A post equalization register contains values computed from feedback filter coefficients determined during a packet preamble, where the feedback filter coefficients are provided to a reduced complexity post equalization value generator which populates the post equalization register using an iteration variable i.
    Type: Grant
    Filed: June 6, 2008
    Date of Patent: September 22, 2009
    Assignee: Red Pine Signals, Inc.
    Inventors: Sankabathula Dharani Naga Sailaja, Parthasarathy Murali, Narasimhan Venkatesh
  • Publication number: 20080273586
    Abstract: A system for demodulation of CCK symbols into data includes a post equalization register having values computed from feedback filter coefficients determined during a packet preamble, where the feedback filter coefficients are provided to a reduced complexity post equalization value generator which populates the post equalization register with an iteration variable i. During a demodulation interval, a pre-equalize register has values computed from the previous data, which are used to perform decision feedback equalization. A demodulator has a first subtractor which subtracts the contents of the corresponding pre-equalize register from a current symbol, and the output of this subtractor is coupled to a simple Fast Walsh Transform (FWT) with an iteration variable k. The output of the FWT is coupled to a second subtractor for subtracting a plurality of ICI corrections for all possible current symbols computed and stored in the post equalization registers from the post-FWT domain value of the current CCK symbol.
    Type: Application
    Filed: June 6, 2008
    Publication date: November 6, 2008
    Inventors: Sankabathula Dharani Naga Sailaja, Parthasarathy Murali, Narasimhan Venkatesh
  • Patent number: 7412000
    Abstract: A maximum likelihood CCK detector has a first subtractor which subtracts the contents of a pre-equalize register from a current symbol, and the output of this subtractor is coupled to a simple Fast Walsh Transform (FWT) with an iteration variable k. The output of the FWT is coupled to a second subtractor for subtracting a plurality of ICI corrections for all possible current symbols computed from the post-FWT domain value of the current CCK symbol and stored in post equalization registers. A post equalization register contains values computed from feedback filter coefficients determined during a packet preamble, where the feedback filter coefficients are provided to a reduced complexity post equalization value generator which populates the post equalization register using an iteration variable i.
    Type: Grant
    Filed: September 3, 2004
    Date of Patent: August 12, 2008
    Assignee: RedPine Signals, Inc.
    Inventors: Sankabathula Dharani Naga Sailaja, Parthasarathy Murali, Narasimhan Venkatesh
  • Patent number: 7298799
    Abstract: A decision processor for 802.11b codewords for 1 Mb and 2 Mb data rates includes a sliding correlator for the acquisition of correlation peaks. During a training interval, these correlation peaks are summed into a channel profile memory. The correlation peaks corresponding to a codeword are added into the channel profile memory, and correlation peaks corresponding to the inverse of this codeword are inverted and added into the channel profile memory during the training interval. After the training interval, a decision interval follows whereby correlation peaks are multiplied by the complex conjugate of the contents of the channel profile memory. The multiplication results are accumulated over a codeword window interval to produce a decision output.
    Type: Grant
    Filed: March 8, 2004
    Date of Patent: November 20, 2007
    Assignee: Redpine Signals, Inc.
    Inventors: Narasimhan Venkatesh, Sankabathula Dharani Naga Sailaja, Murali Partha Sarathy