Patents by Inventor Santhiran S O Nadarajah

Santhiran S O Nadarajah has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7470978
    Abstract: In one embodiment of the invention, a lead-frame is designed for use in IC packages such as those conforming to the TO 220 standard or other standards for power packages. The device areas of the lead-frame are arranged in columns, and each column is molded so as to expose a portion of the leads. The device areas can then be cingulated by sawing, as in conventional QFN packages. In this manner, packages conforming to power package standards such as the TO 220 standard can be produced much quicker and cheaper than they can in conventional trim and forming methods.
    Type: Grant
    Filed: December 17, 2007
    Date of Patent: December 30, 2008
    Assignee: National Semiconductor Corporation
    Inventors: Eng Hwa Tan, Santhiran S/O Nadarajah, Peng Soon Lim
  • Patent number: 7419855
    Abstract: A method and apparatus for making reliable miniature semiconductor packages having a reduced height and footprint is provided. The package includes a semiconductor chip having an active surface and a non-active surface and one or more contacts positioned adjacent the semiconductor chip. Electrical connections are formed between the contacts and the semiconductor chip. An adhesive tape provided adjacent the non-active surface of the semiconductor chip and the one or more contacts positioned adjacent the semiconductor chip. An adhesive material provided between the non-active surface of the chip and the adhesive tape.
    Type: Grant
    Filed: December 1, 2006
    Date of Patent: September 2, 2008
    Assignee: National Semiconductor Corporation
    Inventors: Shaw Wei Lee, Nghia Thuc Tu, Santhiran S/O Nadarajah, Lim Peng Soon
  • Patent number: 7342297
    Abstract: In one embodiment of the invention, a lead-frame is designed for use in IC packages such as those conforming to the TO 220 standard or other standards for power packages. The device areas of the lead-frame are arranged in columns, and each column is molded so as to expose a portion of the leads. The device areas can then be singulated by sawing, as in conventional QFN packages. In this manner, packages conforming to power package standards such as the TO 220 standard can be produced much quicker and cheaper than they can in conventional trim and forming methods.
    Type: Grant
    Filed: April 22, 2004
    Date of Patent: March 11, 2008
    Assignee: National Semiconductor Corporation
    Inventors: Eng Hwa Tan, Santhiran S/O Nadarajah, Peng Soon Lim
  • Patent number: 7259460
    Abstract: Aspects of the invention recite wire bonding on thinned portions of a lead-frame that is configured for use in an IC package. A harder lead-frame material, improved adhesive tape, and various structural features of the lead-frame itself, in various combinations or subcombinations, facilitate the attachment of wire bonds to thinned areas of the lead-frame. This eliminates the need for supports placed directly under the bond sites, removing unwanted conductive areas on the outer surface of an IC package.
    Type: Grant
    Filed: June 18, 2004
    Date of Patent: August 21, 2007
    Assignee: National Semiconductor Corporation
    Inventors: Jamie A. Bayan, Ashok S. Prabhu, Chan Peng Yeen, Hasfiza Ramley, Santhiran S/O Nadarajah
  • Patent number: 7187075
    Abstract: Techniques for reducing the mechanical stress imposed upon semiconductor dice by protective molding compounds during times of temperature fluctuation. A thermoplastic material is attached to a top surface of a die to relieve the stress. The thermoplastic material serves as a cushion between the die and the molding compound when the components expand and contract. The thermoplastic material can be shaped such that it does not cover bond pads on the surface of a die.
    Type: Grant
    Filed: July 29, 2004
    Date of Patent: March 6, 2007
    Assignee: National Semiconductor Corporation
    Inventors: Tan Eng Hwa, Lim Peng Soon, Santhiran S/O Nadarajah, Ong Sze Yan
  • Patent number: 7186588
    Abstract: A method of fabricating a micro-array IC package is recited. A wafer has a B-stageable adhesive applied, and the wafer is diced. The individual dice are applied to a lead-frame via their adhesive, and wirebonded to associated leads. The lead-frame is then encapsulated, and solder connectors are applied. The lead-frame is then singulated to produce a plurality of lead-frame based micro-array packages. The process thus allows lead-frame based manufacturing methods to be employed in the production of BGA-type packages, allowing such packages to be produced faster and more efficiently.
    Type: Grant
    Filed: June 18, 2004
    Date of Patent: March 6, 2007
    Assignee: National Semiconductor Corporation
    Inventors: Jaime A. Bayan, Santhiran S/O Nadarajah, Chan Chee Ling, Ashok S. Prabhu, Hasfiza Ramley, Chan Peng Yeen
  • Patent number: 7161232
    Abstract: A method and apparatus for making reliable miniature semiconductor packages having a reduced height and footprint is provided. The package includes a semiconductor chip having an active surface and a non-active surface and one or more contacts positioned adjacent the semiconductor chip. Electrical connections are formed between the contacts and the semiconductor chip. An adhesive tape provided adjacent the non-active surface of the semiconductor chip and the one or more contacts positioned adjacent the semiconductor chip. An adhesive material provided between the non-active surface of the chip and the adhesive tape.
    Type: Grant
    Filed: September 14, 2004
    Date of Patent: January 9, 2007
    Assignee: National Semiconductor Corporation
    Inventors: Shaw Wei Lee, Nghia Thuc Tu, Santhiran S/O Nadarajah, Lim Peng Soon
  • Patent number: 7064419
    Abstract: A die attach region for use in an IC package is described. The die attach region employs a number of posts interconnected with a number of support risers to provide a structure that upholds a semiconductor die while facilitating flow of an encapsulant material underneath the die during encapsulation. The posts and risers can be arranged in a number of configurations that each facilitate flow of encapsulant material. This die attach region can be incorporated into a lead-frame structure or a substrate panel for ease and efficiency of manufacture.
    Type: Grant
    Filed: June 18, 2004
    Date of Patent: June 20, 2006
    Assignee: National Semiconductor Corporation
    Inventors: Jaime A. Bayan, Ashok S. Prabhu, Chan Chee Ling, Lye Meng Kong, Santhiran S O Nadarajah