Patents by Inventor Santhos Ario Wibowo

Santhos Ario Wibowo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10205385
    Abstract: A circuit and method for a switching converter that modifies the clock frequency when the panic comparator is activated is proposed. This solution for a switching converter is achieved by increases in the switching frequency in response to an undershoot condition. In summary, a switching converter circuit, comprising at least one phase functional block configured to provide an output voltage, a panic comparator configured to evaluate voltage excursion conditions of the output voltage, and a clock generator with pulse insertion function wherein the pulse insertion function is configured to increase the switching frequency during a voltage excursion condition to minimize or mitigate voltage excursions. In addition, a switching converter circuit, comprising a clock generator with a pulse width extender configured to provide a signal to said pulse insertion function logic.
    Type: Grant
    Filed: May 10, 2016
    Date of Patent: February 12, 2019
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Seiichi Ozawa, Santhos Ario Wibowo
  • Patent number: 10008918
    Abstract: A system is disclosed which provides the minimization of peak-to-peak output voltage ripple in multi-phase DC-DC switching converters, with two or more different value inductors (asymmetric inductors), by the optimization of phase-shifting determined by the inductance on each phase. An object of the disclosure is to ensure both the AC accuracy of the output voltage and the efficiency of the DC-DC switching converter is increased. The output voltage ripple improvement is shown to be dependent on the duty-cycle. Another object of the disclosure is to minimize the total inductor current ripple and improving the efficiency of the DC-DC switching converter by reducing the capacitor loss. Still another object of the disclosure is to minimize the output voltage ripple in the multi-phase DC-DC switching converter by ensuring the sum of the inductor current vectors is equal to zero.
    Type: Grant
    Filed: October 25, 2016
    Date of Patent: June 26, 2018
    Assignee: Dialog Semiconductor (UK) Limited
    Inventors: Santhos Ario Wibowo, Hidenori Kobayashi, Seiichi Ozawa, Hidechika Yokoyama
  • Publication number: 20180115236
    Abstract: A system is disclosed which provides the minimization of peak-to-peak output voltage ripple in multi-phase DC-DC switching converters, with two or more different value inductors (asymmetric inductors), by the optimization of phase-shifting determined by the inductance on each phase. An object of the disclosure is to ensure both the AC accuracy of the output voltage and the efficiency of the DC-DC switching converter is increased. The output voltage ripple improvement is shown to be dependent on the duty-cycle. Another object of the disclosure is to minimize the total inductor current ripple and improving the efficiency of the DC-DC switching converter by reducing the capacitor loss. Still another object of the disclosure is to minimize the output voltage ripple in the multi-phase DC-DC switching converter by ensuring the sum of the inductor current vectors is equal to zero.
    Type: Application
    Filed: October 25, 2016
    Publication date: April 26, 2018
    Inventors: Santhos Ario Wibowo, Hidenori Kobayashi, Seiichi Ozawa, Hidechika Yokoyama
  • Publication number: 20170331365
    Abstract: A circuit and method for a switching converter that modifies the clock frequency when the panic comparator is activated is proposed. This solution for a switching converter is achieved by increases in the switching frequency in response to an undershoot condition. In summary, a switching converter circuit, comprising at least one phase functional block configured to provide an output voltage, a panic comparator configured to evaluate voltage excursion conditions of the output voltage, and a clock generator with pulse insertion function wherein the pulse insertion function is configured to increase the switching frequency during a voltage excursion condition to minimize or mitigate voltage excursions. In addition, a switching converter circuit, comprising a clock generator with a pulse width extender configured to provide a signal to said pulse insertion function logic.
    Type: Application
    Filed: May 10, 2016
    Publication date: November 16, 2017
    Inventors: Seiichi Ozawa, Santhos Ario Wibowo